English
Language : 

S93462 Datasheet, PDF (3/14 Pages) Summit Microelectronics, Inc. – Precision Supply-Voltage Monitor and Reset Controller
S93462/S93463
The format for all instructions is: one start bit; two op
code bits and either six (x16) or seven (x8) address or
instruction bits.
Read
Upon receiving a READ command and an address
(clocked into the DI pin), the DO pin of the S93462/463
will come out of the high impedance state and, will first
output an initial dummy zero bit, then begin shifting out
the data addressed (MSB first). The output data bits
will toggle on the rising edge of the SK clock and
are stable after the specified time delay
(tPD0 or tPD1).
Write
After receiving a WRITE command, address and the
data, the CS (Chip Select) pin must be deselected for a
minimum of 250ns (tCSMIN). The falling edge of CS will
start automatic erase and write cycle to the memory
location specified in the instruction. The ready/busy
status of the S93462/463 can be determined by select-
ing the device and polling the DO pin.
Erase
Upon receiving an ERASE command and address, the
CS (Chip Select) pin must be deselected for a minimum
of 250ns (tCSMIN). The falling edge of CS will start the
auto erase cycle of the selected memory location. The
ready/busy status of the S93462/463 can be deter-
mined by selecting the device and polling the DO pin.
Once cleared, the content of a cleared location returns
to a logical “1” state.
tSKHI
t SKLOW
t CSH
SK
t DIS
DI
VALID
tCSS
CS
VALID
tDIH
t DIS
tPD0,t PD1
tCSMIN
DO
DATA V ALID
Figure 1. Sychronous Data Timing
2021 ILL 3 1.0
SK
CS
AN AN–1
A0
DI
11
0
tCS
STANDBY
HIGH-Z
tPD0
DO
0
tHZ
HIGH-Z
DN DN–1
D1 D0
Figure 2. Read Instruction Timing
2021 ILL4 1.0
Summit Microelectronics, Inc.
2021 4.2 1/23/01
3