English
Language : 

M27V201 Datasheet, PDF (2/15 Pages) STMicroelectronics – 2 Mbit 256Kb x 8 Low Voltage UV EPROM and OTP EPROM
M27V201
Figure 2A. DIP Pin Connections
VPP
A16
A15
A12
A7
A6
A5
A4
A3
A2
A1
A0
Q0
Q1
Q2
VSS
1
32
2
31
3
30
4
29
5
28
6
27
7
26
8
25
M27V201
9
24
10
23
11
22
12
21
13
20
14
19
15
18
16
17
VCC
P
A17
A14
A13
A8
A9
A11
G
A10
E
Q7
Q6
Q5
Q4
Q3
AI01901
Figure 2B. LCC Pin Connections
A7
A6
A5
A4
A3 9
A2
A1
A0
Q0
1 32
M27V201
17
A14
A13
A8
A9
25 A11
G
A10
E
Q7
AI00694
Figure 2C. TSOP Pin Connections
A11
A9
A8
A13
A14
A17
P
VCC
VPP
A16
A15
A12
A7
A6
A5
A4
1
32 G
A10
E
Q7
Q6
Q5
Q4
8 M27V201 25 Q3
9
(Normal) 24 VSS
Q2
Q1
Q0
A0
A1
A2
16
17 A3
AI01154B
A new pattern can then be written to the device by
following the programming procedure.
For applications where the content is programmed
only one time and erasure is not required, the
M27V201 is offered in PDIP32, PLCC32 and
TSOP32 (8 x 20 mm) packages.
DEVICE OPERATION
The operating modes of the M27V201 are listed in
the Operating Modes table. A single power supply
is required in the read mode. All inputs are TTL
levels except for VPP and 12V on A9 for Electronic
Signature.
Read Mode
The M27V201 has two control functions, both of
which must be logically active in order to obtain
data at the outputs. Chip Enable (E) is the power
control and should be used for device selection.
Output Enable (G) is the output control and should
be used to gate data to the output pins, indepen-
dent of device selection. Assuming that the ad-
dresses are stable, the address access time
(tAVQV) is equal to the delay from E to output
(tELQV). Data is available at the output after a delay
of tGLQV from the falling edge of G, assuming that
E has been low and the addresses have been sta-
ble for at least tAVQV-tGLQV.
2/15