English
Language : 

W150 Datasheet, PDF (11/14 Pages) Cypress Semiconductor – 440BX AGPset Spread Spectrum Frequency Synthesizer
W150
PCI Clock Outputs, PCI_F and PCI0:5 (Lump Capacitance Test Load = 30 pF) (continued)
CPU = 66.6/100 MHz
Parameter
Description
Test Condition/Comments
Min. Typ. Max. Unit
tD
Duty Cycle
Measured on rising and falling edge at 1.5V 45
tJC
Jitter, Cycle-to-Cycle
Measured on rising edge at 1.5V. Maximum
difference of cycle time between two
adjacent cycles.
55
%
250
ps
tSK
Output Skew
Measured on rising edge at 1.5V
tO
CPU to PCI Clock Skew Covers all CPU/PCI outputs. Measured on 1.5
rising edge at 1.5V. CPU leads PCI output.
500
ps
4
ns
fST
Frequency Stabilization Assumes full supply voltage reached within
from Power-up (cold start) 1 ms from power-up. Short cycles exist prior
to frequency stabilization.
3
ms
Zo
AC Output Impedance Average value during switching transition.
15
:
Used for determining series termination
value.
IOAPIC0 and IOAPIC_F Clock Outputs (Lump Capacitance Test Load = 20 pF)
Parameter
f
tR
tF
tD
fST
Zo
Description
Test Condition/Comments
Frequency, Actual
Frequency generated by crystal oscillator
Output Rise Edge Rate Measured from 0.4V to 2.0V
Output Fall Edge Rate Measured from 2.0V to 0.4V
Duty Cycle
Measured on rising and falling edge at 1.25V
Frequency Stabilization Assumes full supply voltage reached within
from Power-up (cold start) 1 ms from power-up. Short cycles exist prior to
frequency stabilization.
AC Output Impedance
Average value during switching transition.
Used for determining series termination value.
CPU = 66.6/100 MHz
Min. Typ. Max.
14.31818
1
4
1
4
45
55
1.5
15
Unit
MHz
V/ns
V/ns
%
ms
:
REF0:1 Clock Outputs (Lump Capacitance Test Load = 20 pF)
Parameter
Description
f
Frequency, Actual
tR
Output Rise Edge Rate
tF
Output Fall Edge Rate
tD
Duty Cycle
fST
Frequency Stabilization
from Power-up (cold
start)
Zo
AC Output Impedance
Test Condition/Comments
Frequency generated by crystal oscillator
Measured from 0.4V to 2.4V
Measured from 2.4V to 0.4V
Measured on rising and falling edge at 1.5V
Assumes full supply voltage reached within 1 ms from
power-up. Short cycles exist prior to frequency stabili-
zation.
Average value during switching transition. Used for
determining series termination value.
CPU = 66.6/100 MHz
Min. Typ. Max.
14.318
0.5
2
0.5
2
45
55
3
25
Unit
MHz
V/ns
V/ns
%
ms
:
SDRAM 0:15, _F Clock Outputs (Lump Capacitance Test Load = 30 pF)
Parameter
Description
Test Condition/Comments
t
P
Period
Measured on rising edge at 1.5V
tH
High Time
Duration of clock cycle above 2.4V
tL
Low Time
Duration of clock cycle below 0.4V
tR
Output Rise Edge Rate Measured from 0.4V to 2.4V
tF
Output Fall Edge Rate Measured from 2.4V to 0.4V
CPU = 66.8 MHz CPU = 100 MHz
Min. Typ. Max. Min. Typ. Max. Unit
15
15.5 10
10.5 ns
5.2
3.0
ns
5.0
2.0
ns
1
41
4 V/ns
1
41
4 V/ns
Rev 1.0, November 24, 2006
Page 11 of 14