English
Language : 

W158 Datasheet, PDF (10/12 Pages) Cypress Semiconductor – Spread Spectrum System Frequency Synthesizer
W158
2.5V AC Electrical Characteristics
TA = 0°C to +70°C, VDDQ3 = 3.3V±5%, VDDQ2= 2.5V±5%
fXTL = 14.31818 MHz
Spread Spectrum function turned off
AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the
clock output.[38]
CPU Clock Outputs, CPU0:3 (Lump Capacitance Test Load = 20 pF)
CPU = 133 MHz CPU = 100 MHz
Parameter
Description
Test Condition/Comments
Min. Typ. Max. Min. Typ. Max. Unit
tP
Period
Measured on rising edge at 1.25V
7.5
7.65 10
10.2 ns
tH
High Time
Duration of clock cycle above 2.0V
1.87
3.0
ns
tL
Low Time
Duration of clock cycle below 0.4V
1.67
2.8
ns
tR
Output Rise Edge Rate Measured from 0.4V to 2.0V
1
41
4 V/ns
tF
Output Fall Edge Rate Measured from 2.0V to 0.4V
1
41
4 V/ns
tD
Duty Cycle
Measured on rising and falling edge at 45
1.25V
55 45
55 %
tJC
Jitter, Cycle-to-Cycle Measured on rising edge at 1.25V.
Maximum difference of cycle time
between two adjacent cycles.
150
150 ps
tSK
Output Skew
Measured on rising edge at 1.25V
175
175 ps
fST
Frequency Stabili-
Assumes full supply voltage reached
3
zation from Power-up within 1 ms from power-up. Short cycles
(cold start)
exist prior to frequency stabilization.
3 ms
Zo
AC Output Impedance Average value during switching
20
transition. Used for determining series
termination value.
20
:
CPUdiv2 Clock Outputs, CPUdiv2_0:1 (Lump Capacitance Test Load = 20 pF)
CPU = 133 MHz CPU = 100 MHz
Parameter
Description
Test Condition/Comments
Min. Typ. Max. Min. Typ. Max. Unit
tP
Period
Measured on rising edge at 1.25V
15
15.3 20
20.4 ns
tH
High Time
Duration of clock cycle above 2.0V
5.25
7.5
ns
tL
Low Time
Duration of clock cycle below 0.4V
5.05
7.3
ns
tR
Output Rise Edge Rate Measured from 0.4V to 2.0V
1
41
4 V/ns
tF
Output Fall Edge Rate Measured from 2.0V to 0.4V
1
41
4 V/ns
tD
Duty Cycle
Measured on rising and falling edge at 45
1.25V
55 45
55 %
tJC
Jitter, Cycle-to-Cycle Measured on rising edge at 1.25V.
Maximum difference of cycle time
between two adjacent cycles.
250
250 ps
tSK
Output Skew
Measured on rising edge at 1.25V
175
fST
Frequency Stabili-
Assumes full supply voltage reached
3
zation from Power-up within 1 ms from power-up. Short cycles
(cold start)
exist prior to frequency stabilization.
175 ps
3 ms
Zo
AC Output Impedance Average value during switching
20
transition. Used for determining series
termination value.
20
:
Note:
38. Period, Jitter, offset, and skew measured on rising edge at 1.25V.
Rev 1.0, November 21, 2006
Page 10 of 12