English
Language : 

AM42DL640AG Datasheet, PDF (42/62 Pages) SPANSION – Stacked Multi-Chip Package (MCP) Flash Memory and SRAM 64 Megabit (8 M x 8-Bit/4 M x 16-Bit) CMOS 3.0 Volt-only
PRELIMINARY
AC CHARACTERISTICS
Flash Read-Only Operations
Parameter
Speed
JEDEC Std. Description
Test Setup
70, 71 85 Unit
tAVAV
tRC Read Cycle Time (Note 1)
Min
70
85
ns
tAVQV
tACC Address to Output Delay
CE#f, OE# = VIL Max
70
85
ns
tELQV
tCE Chip Enable to Output Delay
OE# = VIL
Max
70
85
ns
tGLQV
tOE Output Enable to Output Delay
Max
30
40
ns
tEHQZ
tDF Chip Enable to Output High Z (Notes 1, 3)
Max
16
ns
tGHQZ
tDF Output Enable to Output High Z (Notes 1, 3)
Max
16
ns
tAXQX
tOH
Output Hold Time From Addresses, CE#f or
OE#, Whichever Occurs First
Min
0
ns
tOEH
Output Enable Hold Time
(Note 1)
Read
Toggle and
Data# Polling
Min
0
ns
Min
10
ns
Notes:
1. Not 100% tested.
2. See Figure 12 and Table 14 for test specifications
3. Measurements performed by placing a 50Ω termination on the data pin with a bias of VCC/2. The time from OE# high to the
data bus driven to VCC/2 is taken as tDF
.
Addresses
CE#f
OE#
WE#
Outputs
tRC
Addresses Stable
tACC
tRH
tRH
tOEH
HIGH Z
tOE
tCE
tDF
tOH
Output Valid
HIGH Z
RESET#
RY/BY# 0 V
Figure 15. Read Operation Timings
October 22, 2002
Am42DL640AG
41