English
Language : 

C8051F060 Datasheet, PDF (1/2 Pages) Silicon Laboratories – 25 MIPS, 64 kB Flash, 16-Bit ADC, 100-Pin Mixed-Signal MCU
C8051F060
25 MIPS, 64 kB Flash, 16-Bit ADC, 100-Pin Mixed-Signal MCU
Analog Peripherals
Two 16-Bit ADCs
- ±0.75 LSB INL; guaranteed no missing codes
- Programmable throughput up to 1 Msps (each ADC)
- Configurable as two single-ended or one differential ADC
- DMA to XRAM or external memory interface
- Data-dependent windowed interrupt generator
10-Bit ADC
- Programmable throughput up to 200 ksps
- 8 external inputs
- Built-in temperature sensor (±3 °C)
Two 12-Bit DACs
- Can synchronize outputs to timers for jitter-free waveform generation
Three Comparators
Internal Voltage Reference
Precision VDD Monitor/Brown-out Detector
On-Chip JTAG Debug & Boundary Scan
- On-chip debug circuitry facilitates full speed, non-intrusive in-system
debug (no emulator required)
- Provides breakpoints, single stepping, watchpoints, stack monitor
- Inspect/modify memory and registers
- Superior performance to emulation systems using ICE-chips, target
pods, and sockets
- IEEE1149.1 compliant boundary scan
Supply Voltage: 2.7 to 3.6 V
- Typical operating current: 10 mA at 25 MHz
- Multiple power saving sleep and shutdown modes
High-Speed 8051 µC Core
- Pipelined instruction architecture; executes 70% of instructions in 1 or 2
system clocks
- Up to 25 MIPS throughput with 25 MHz system clock
- Expanded interrupt handler
Memory
- 4352 bytes data RAM
- 64 kB Flash; in-system programmable in 1024-byte sectors (1024 bytes
are reserved)
- External parallel data memory interface
CAN Bus 2.0B
- 32 message objects
- ”Mailbox" implementation only interrupts CPU when needed
Digital Peripherals
- 59 port I/O; all are 5 V tolerant
- Hardware SMBus™ (I2C™ compatible), SPI™, and two UART serial
ports available concurrently
- Programmable 16-bit counter array with 6 capture/compare modules
- 5 general-purpose 16-bit counter/timers
- Dedicated watchdog timer; bidirectional reset
- Real-time clock mode using timers or PCA
Clock Sources
- Internal programmable 2% oscillator: up to 24.5 MHz
- External oscillator: Crystal, RC, C, or Clock
100-Pin TQFP
- Temperature Range: –40 to +85 °C
VDD
VDD
VDD
DGND
DGND
DGND
AV+
AGND
TCK
TMS
TDI
TDO
RST
MONEN
XTAL1
XTAL2
VREF
VREFD
DAC0
DAC1
AVDD
ADGND
AV+
AGND
VREF0
VRGND0
AIN0
AIN0G
VBGAP0
CNVSTR0
AV+
AGND
VREF1
VRGND1
AIN1
AIN1G
VBGAP1
CNVSTR1
Digital Power
8
Analog Power
JTAG Boundary Scan
Logic Debug HW
VDD Monitor
WDT
0
5
1 Reset
External
Oscillator
Circuit
25 MHz 2%
Internal
Oscillator
VREF
DAC0
(12-Bit)
System Clock
C
o
r
e
SFR Bus
64 kB
FLASH
256 byte
RAM
4 kB
RAM
ADC0
1 Msps R
(16-Bit) E
S
U
L
ADAGVNDDD
T
0
External Data
Memory Bus
ADC1
1Msps
(16-Bit)
+
D
RΣ
I
F
E
-
F
S
U
L
T
1
DMA
EMIF
Cntrl
UART0
UART1
SMBus
SPI Bus
PCA
Timers 0,
1, 2,3,4
P0, P1,
P2, P3
Latches
P0
Drv
C
R
P1
O
Drv
S
S
B
P2
Drv
A
R
P3
Drv
CAN 2.0B
(32 Message Objects)
ADC
200 ksps
(10-Bit)
A
Temp
M 8:1 Sensor
U
X
CP0
+
-
P2.6
P2.7
CP1
+
-
P2.2
P2.3
CP2
+
-
P2.4
P2.5
Bus Control
Address Bus
Data Bus
P4 Latch
Ctrl Latch
P5 Latch
Addr15-8
P6 Latch
Addr7-0
P7 Latch
Data Latch
P4
DRV
P5
DRV
P6
DRV
P7
DRV
P0.0
P0.7
P1.0/AIN2.0
P1.7/AIN2.7
P2.0
P2.7
P3.0
P3.7
CTX
CRX
VREF2
P4.5
P4.6
P4.7
P5.0
P5.7
P6.0
P6.7
P7.0
P7.7
CAN 2.0B
Copyright © 2004 by Silicon Laboratories
6.15.2004