English
Language : 

S19110JXXH Datasheet, PDF (21/46 Pages) Seiko Instruments Inc – FOR AUTOMOTIVEOPERATION HIGH-WITHSTAND VOLTAGE BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) VOLTAGE DETECTOR
FOR AUTOMOTIVE 105°C OPERATION HIGH-WITHSTAND VOLTAGE BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) VOLTAGE DETECTOR
Rev.1.3_00
S-19110JxxH to S-19110RxxH Series
1. 8 S-19110 Series R type
(1) When the power supply voltage (VDD) is the minimum operation voltage or higher, and the SENSE pin voltage
(VSENSE) is the release voltage (+VDET) or higher, the Nch transistor is turned on to output VSS ("L").
At this time, the input voltage to the comparator is
(RB +
RA
RC ) • VSENSE
+ RB + RC
.
(2) When VSENSE decreases to the detection voltage (−VDET) or lower (point A in Figure 39), the Nch transistor is
turned off. And then VDD ("H") is output from the OUT pin after the elapse of the detection delay time (tRESET)
when the output is pulled up.
(3) Even if VSENSE further decreases to the IC's minimum operation voltage or lower, the output from the OUT pin is
stable when VDD is minimum operation voltage or higher.
(4) Even if VSENSE increases, VDD is output when VSENSE is lower than +VDET.
(5) When VSENSE increases to +VDET or higher (point B in Figure 39), the Nch transistor is turned on. And then VSS is
output from the OUT pin after the elapse of the release delay time (tDELAY).
VDD
VDD
VSENSE
VSS
SENSE
RA
+
*1
*1
−
RB
VREF
RC
Delay
circuit
Nch
*1
*1
OUT
R
100 kΩ
*1
+
V
CP
CN
CP
CN
*1. Parasitic diode
Figure 38 Operation of S-19110 Series R Type
(1) (2) (3) (4) (5)
Detection voltage (−VDET)
A
VSENSE
B
Release voltage (+VDET)
Minimum operation voltage
VSS
VDD
Output from OUT pin
VSS
tRESET
tDELAY
Remark The release voltage is set to the same value as the detection voltage, since there is no hysteresis width.
Figure 39 Timing Chart of S-19110 Series R Type
21