English
Language : 

S-19105N10H-M5T1U Datasheet, PDF (17/37 Pages) Seiko Instruments Inc – VOLTAGE DETECTOR WITH SENSE PIN
FOR AUTOMOTIVE 105°C OPERATION BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) VOLTAGE DETECTOR WITH SENSE PIN
Rev.1.2_01
S-19105/19107 Series
1. 2 S-19105/19107 Series C type
(1) When the power supply voltage (VDD) is the minimum operation voltage or higher, and the SENSE pin voltage
(VSENSE) is the release voltage (+VDET) or higher, the Nch transistor is turned off and the Pch transistor is turned
on to output VDD ("H").
At this time, the input voltage to the comparator is
(RB +
RA
RC ) • VSENSE
+ RB + RC
.
(2) When VSENSE decreases to −VDET or lower (point A in Figure 23), the Nch transistor is turned on and the Pch
transistor is turned off. And then VSS ("L") is output from the OUT pin after the elapse of the detection delay time
(tDET).
(3) Even if VSENSE further decreases to the IC's minimum operation voltage or lower, the output from the OUT pin is
stable when VDD is minimum operation voltage or higher.
(4) Even if VSENSE increases, VSS is output when VSENSE is lower than +VDET.
(5) When VSENSE increases to +VDET or higher (point B in Figure 23), the Nch transistor is turned off and the Pch
transistor is turned on. And then VDD is output from the OUT pin after the elapse of the release delay time
(tRESET).
VDD
SENSE
VDD
VSENSE
VSS
RA
+
*1
*1
−
RB
VREF
RC
Pch
Delay
circuit
Nch
*1
*1
OUT
*1
+
V
CD
CD
*1. Parasitic diode
Figure 22 Operation of S-19105/19107 Series C Type
(1) (2) (3) (4) (5)
Detection voltage (−VDET)
A
B
VSENSE
Release voltage (+VDET)
Minimum operation voltage
VSS
Output from OUT pin
tDET
tRESET
VDD
VSS
Remark The release voltage is set to the same value as the detection voltage, since there is no hysteresis width.
Figure 23 Timing Chart of S-19105/19107 Series C Type
17