English
Language : 

R1EX24002ASAS0I_15 Datasheet, PDF (6/18 Pages) Renesas Technology Corp – Two-wire serial interface 2k EEPROM (256-word x 8-bit)
R1EX24002ASAS0I/R1EX24002ATAS0I
Pin Function
Serial Clock (SCL)
The SCL pin is used to control serial input/output data timing. The SCL input is used to positive edge clock data into
EEPROM device and negative edge clock data out of each device. Maximum clock rate is 400 kHz.
Serial Input/Output Data (SDA)
The SDA pin is bidirectional for serial data transfer. The SDA pin needs to be pulled up by resistor as that pin is open-
drain driven structure. Use proper resistor value for your system by considering VOL, IOL and the SDA pin capacitance.
Except for a start condition and a stop condition which will be discussed later, the SDA transition needs to be completed
during the SCL low period.
Data Validity (SDA data change timing waveform)
SCL
SDA
Data
Data
change
change
Note: High-to-low and low-to-high change of SDA should be done during the SCL low period.
Device Address (A0, A1, A2)
Eight devices can be wired for one common data bus line as maximum. Device address pins are used to distinguish
each device and device address pins should be connected to VCC or VSS . When device address code provided from SDA
pin matches corresponding hard-wired device address pins A0 to A2, that one device can be activated.
These pins are internally pulled-down to VSS. The device reads these pins as Low if unconnected.
Pin Connections for A0 to A2
Max connect
Pin connection
Memory size
number
A2
A1
A0
Note
2k bit
8
VCC/VSS
VCC/VSS
VCC/VSS
Notes: 1. During floating, “VCC/VSS” are fixed to VSS, because these are internally pulled-down.
Write Protect (WP)
When the Write Protect pin (WP) is high, the write protection feature is enabled and operates as shown in the following
table.
Also, acknowledgment "0" is outputted after inputting device address and memory address. After inputting write data,
acknowledgment "1""(NO ACK) is outputted.
When the WP is low, write operation for all memory arrays are allowed. The read operation is always activated
irrespective of the WP pin status.
The WP pin is internally pulled-down to VSS. Write operations for all memory array are allowed if unconnected.
Write Protect Area
WP pin status
VIH
VIL
Write protect area
2k bit
Full (2k bit)
Normal read/write operation
R10DS0221EJ0200 Rev.2.00
Nov 07, 2013
Page 6 of 16