English
Language : 

HD74LV1G126A_15 Datasheet, PDF (1/9 Pages) Renesas Technology Corp – Bus Buffer Gate with 3–state Output
Data Sheet
HD74LV1G126A
Bus Buffer Gate with 3–state Output
R04DS0026EJ0800
Rev.8.00
Jan 10, 2014
Description
The HD74LV1G126A has a bus buffer gate with 3–state output in a 5 pin package. Output is disabled when the
associated output enable (OE) input is low. To ensure the high impedance state during power up or power down, OE
should be connected to VCC through a pull-down resistor; the minimum value of the resistor is determined by the current
sourcing capability of the driver. Low voltage and high-speed operation is suitable for the battery powered products
(e.g., notebook computers), and the low power consumption extends the battery life.
Features
• The basic gate function is lined up as Renesas uni logic series.
• Supplied on emboss taping for high-speed automatic mounting.
• Electrical characteristics equivalent to the HD74LV126A
Supply voltage range : 1.65 to 5.5 V
Operating temperature range : –40 to +85°C
• All inputs VIH (Max.) = 5.5 V (@VCC = 0 V to 5.5 V)
All outputs VO (Max.) = 5.5 V (@VCC = 0 V, Output : Z)
• Output current ±6 mA (@VCC = 3.0 V to 3.6 V), ±12 mA (@VCC = 4.5 V to 5.5 V)
• All the logical input has hysteresis voltage for the slow transition.
• Ordering Information
Part Name
Package Type
Package Code
(Previous Code)
HD74LV1G126ACME
CMPAK–5 pin
PTSP0005ZC-A
(CMPAK-5V)
HD74LV1G126AVSE
VSON–5 pin
PUSN0005KA-A
(TNP-5DV)
Note: Please consult the sales office for the above package availability.
Package
Abbreviation
CM
VS
Taping Abbreviation
(Quantity)
E (3000 pcs/reel)
E (3000 pcs/reel)
Outline and Article Indication
• HD74LV1G126A
Index band
Marking
LC
CMPAK–5
= Control code
R04DS0026EJ0800 Rev.8.00
Jan 10, 2014
Page 1 of 8