English
Language : 

HD74HC107 Datasheet, PDF (1/8 Pages) Hitachi Semiconductor – Dual J-K Flip-Flops (with Clear)
HD74HC107
Dual J-K Flip-Flops (with Clear)
REJ03D0559-0200
(Previous ADE-205-432)
Rev.2.00
Oct 06, 2005
Description
This flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse.
Each one has independent J, K, clock, and clear inputs and Q and Q outputs. Clear is independent of the clock and
accomplished by a low level on the input.
Features
• High Speed Operation: tpd (Clock to Q) = 19 ns typ (CL = 50 pF)
• High Output Current: Fanout of 10 LSTTL Loads
• Wide Operating Voltage: VCC = 2 to 6 V
• Low Input Current: 1 µA max
• Low Quiescent Supply Current: ICC (static) = 2 µA max (Ta = 25°C)
• Ordering Information
Part Name
Package Type
Package Code
(Previous Code)
Package
Abbreviation
HD74HC107P
DILP-14 pin
PRDP0014AB-B
(DP-14AV)
P
HD74HC107FPEL SOP-14 pin (JEITA)
PRSP0014DF-B
(FP-14DAV)
FP
HD74HC107RPEL SOP-14 pin (JEDEC)
PRSP0014DE-A
(FP-14DNV)
RP
Note: Please consult the sales office for the above package availability.
Taping Abbreviation
(Quantity)
—
EL (2,000 pcs/reel)
EL (2,500 pcs/reel)
Function Table
Inputs
Outputs
Clear
Clock
J
K
Q
Q
L
X
X
X
L
H
H
L
L
No change
H
L
H
L
H
H
H
L
H
L
H
H
H
Toggle
H
L
X
X
No change
H
H
X
X
No change
H
X
X
No change
H : High level
L : Low level
X : Irrelevant
Rev.2.00, Oct 06, 2005 page 1 of 7