English
Language : 

HD74CDC2509B Datasheet, PDF (1/8 Pages) Hitachi Semiconductor – 3.3-V Phase-lock Loop Clock Driver
HD74CDC2509B
3.3-V Phase-lock Loop Clock Driver
REJ03D0825-0900
(Previous: ADE-205-218G)
Rev.9.00
Apr 07, 2006
Description
The HD74CDC2509B is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a phase-lock
loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input
signal. It is specifically designed for use with synchronous DRAMs. The HD74CDC2509B operates at 3.3 V VCC and
is designed to drive up to five clock loads per output.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of the input clock.
Output signal duty cycles are adjusted to 50 percent independent of the duty cycle at the input clock. Each bank of
outputs can be enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the
outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low
state.
Unlike many products containing PLLs, the HD74CDC2509B does not require external RC networks. The loop filter
for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, HD74CDC2509B requires a stabilization time to achieve phase lock of the
feedback signal to the reference signal. This stabilization time is required, following power up and application of a
fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals.
The PLL can be bypassed for test purposes by strapping AVCC to ground.
Features
• Meets “PC SDRAM registered DIMM design support document, Rev. 1.2”
• Phase-lock loop clock distribution for synchronous DRAM applications
• External feedback (FBIN) pin is used to synchronize the outputs to the clock input
• No external RC network required
• Support spread spectrum clock (SSC) synthesizers
• Ordering Information
Part Name
Package Type
Package Code
(Previous code)
Package
Abbreviation
Taping Abbreviation
(Quantity)
HD74CDC2509BTEL TSSOP-24 pin
PTSP0024JB-A
T
EL (1,000 pcs / Reel)
(TTP-24DBV)
*Only by a change of a suffix (A to B) for standardization, there isn’t any change of the product.
Function Table
1G
X
L
L
H
H
H : High level
L : Low level
X : Immaterial
Inputs
2G
X
L
H
L
H
CLK
L
H
H
H
H
1Y (0:4)
L
L
L
H
H
Outputs
2Y (0:3)
L
L
H
L
H
FBOUT
L
H
H
H
H
Rev.9.00 Apr 07, 2006 page 1 of 7