|
PCS3P625Z05B Datasheet, PDF (1/15 Pages) PulseCore Semiconductor – High Frequency Timing-Safe™ Peak EMI reduction IC | |||
|
May 2008
rev 0.1
PCS3P625Z05B/C
PCS3P625Z09B/C
High Frequency Timing-Safe⢠Peak EMI reduction IC
General Features
⢠High Frequency Clock distribution with Timing-
Safe⢠Peak EMI Reduction
⢠Input frequency range: 100MHz - 175MHz
⢠Multiple low skew Timing-safe⢠Outputs:
PCS3P625Z05: 5 Outputs
PCS3P625Z09: 9 Outputs
⢠External Input-Output Delay Control option
⢠Supply Voltage: 3.3V±0.3V
⢠Commercial and Industrial temperature range
⢠Packaging Information:
ASM3P625Z05: 8 pin SOIC, and TSSOP
ASM3P625Z09:16 pin SOIC, and TSSOP
⢠True Drop-in Solution for Zero Delay Buffer,
ASM5P2305A / 09A
Functional Description
PCS3P625Z05/09 is a versatile, 3.3V Zero-delay buffer
designed to distribute high frequency Timing-Safe⢠clocks
General Block Diagram
with Peak EMI reduction. PCS3P625Z05 is an eight-pin
version, accepts one reference input and drives out five
low-skew Timing-Safe⢠clocks. PCS3P625Z09 accepts
one reference input and drives out nine low-skew Timing-
Safeâ¢clocks.
PCS3P625Z05/09 has a DLY_CTRL for adjusting the
Input-Output clock delay, depending upon the value of
capacitor connected at this pin to GND.
PCS3P625Z05/09 operates from a 3.3V supply and is
available in two different packages, as shown in the
ordering information table, over commercial and Industrial
temperature range.
Application
PCS3P625Z05/09 is targeted for use in Displays and
memory interface systems.
PLL
CLKIN
PCS3P625Z05B/C
DLY_CTRL
PLL
MUX
CLKOUT1 CLKIN
CLKOUT2
CLKOUT3
CLKOUT4
S2
S1
Select Input
Decoding
PCS3P625Z05B/C
DLY_CTRL
CLKOUTA1
CLKOUTA2
CLKOUTA3
CLKOUTA4
CLKOUTB1
CLKOUTB2
CLKOUTB3
CLKOUTB4
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200 Campbell, CA 95008 ⢠Tel: 408-879-9077 ⢠Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.
|
▷ |