English
Language : 

PO74HSTL85352A Datasheet, PDF (1/7 Pages) Potato Semiconductor Corporation – The PO74HSTL85352A is a low-skew, 1-to-2 differential fanout buffer targeted to meet the requirements of high-performance clock and data distribution applications.
www.potatosemi.com
PO74HSTL85352A
LVCMOS Input to HSTL Output 1:2 Fanout Buffer
300MHz TTL/CMOS Potato Chip
FEATURES:
. Patented Technology
. Two HSTL differential outputs
. Two single LVTTL/LVCMOS inputs
. Operating frequency up to 300MHz with 15 pf load
. Very low output pin to pin skew < 30ps
. 3.2-ns propagation delay (max)
. 2.4V to 3.6V power supply
. Industrial temperature range: –40°C to 85°C
. 14-pin TSSOP package
DESCRIPTION:
The PO74HSTL85352A is a low-skew, 1-to-2 differential
fanout buffer targeted to meet the requirements of
high-performance clock and data distribution applications.
The device is implemented on CMOS technology and has
a fully differential internal architecture that is optimized to
achieve low signal skews at operating frequencies of up to
300MHz .
The device features two single-ended input paths that are
multiplexed internally. This mux is controlled by the
CLK_SEL pin. The PO74HSTL85352A functions as a
signal-level translator and fanout on LVCMOS / LVTTL
single-ended signal to two pair of HSTL differential loads.
Since the PO74HSTL85352A introduces negligible jitter
to the timing budget, it is the ideal choice for distributing
high frequency, high precision clocks across back-planes
and boards in communication systems.
Pin Configuration
Logic Block Diagram
VEE
1
14
VCC
CLK_EN
2
13
Q0
CLK_EN
D
Q
CLK_SEL
3
12 nQ0
LE
CLK0
0
Q0
CLK0
4
11
nc
CLK1
1
nQ0
VEE
5
10
Q1
Q1
nQ1
CLK_SEL
CLK1
6
9
nQ1
VCC
7
8
VCC
Potato Semiconductor Corporation
1
01/01/10