English
Language : 

PO74HSTL85350A_14 Datasheet, PDF (1/7 Pages) Potato Semiconductor Corporation – LVCMOS Input to HSTL Output 1:4 Fanout Buffer
www.potatosemi.com
PO74HSTL85350A
LVCMOS Input to HSTL Output 1:4 Fanout Buffer
300MHz TTL/CMOS Potato Chip
FEATURES:
. Patented Technology
. Four HSTL differential outputs
. Two single LVTTL/LVCMOS inputs
. Operating frequency up to 300MHz with 15 pf load
. Very low output pin to pin skew < 50ps
. 3.4-ns propagation delay (max)
. 2.4V to 3.6V power supply
. Industrial temperature range: –40°C to 85°C
. 20-pin TSSOP package
DESCRIPTION:
The PO74HSTL85350A is a low-skew, 1-to-4 differential
fanout buffer targeted to meet the requirements of
high-performance clock and data distribution applications.
The device is implemented on CMOS technology and has
a fully differential internal architecture that is optimized to
achieve low signal skews at operating frequencies of up to
300MHz .
The device features two single-ended input paths that are
multiplexed internally. This mux is controlled by the
CLK_SEL pin. The PO74HSTL85350A functions as a
signal-level translator and fanout on LVCMOS / LVTTL
single-ended signal to four HSTL differential loads. Since
the PO74HSTL85350A introduces negligible jitter to the
timing budget, it is the ideal choice for distributing high
frequency, high precision clocks across back-planes and
boards in communication systems.
Pin Configuration
VEE
1
CLK_EN 2
CLK_SEL 3
CLK0 4
nc 5
CLK1 6
nc 7
nc 8
nc 9
VCC
10
20 Q0
19 nQ0
18
VCC
17 Q1
16 nQ1
15 Q2
14 nQ2
13
VCC
12 Q3
11 nQ3
Logic Block Diagram
CLK_EN
D
Q
LE
CLK0
0
Q0
CLK1
1
nQ0
Q1
nQ1
CLK_SEL
Q2
nQ2
Q3
nQ3
Potato Semiconductor Corporation
1
01/01/10