English
Language : 

PM5381 Datasheet, PDF (1/2 Pages) PMC-Sierra, Inc – SATURN USER NETWORK INTERFACE FOR 2488 MBIT/S
PMC-Sierra,Inc.
Preliminary
SATURN® User Network Interface for 2488 Mbit/s
PM5381
S/UNI®-2488
FEATURES
• Single chip ATM and POS User-
Network Interface operating at 2488.32
Mbit/s.
• Implements the ATM Forum User
Network Interface Specification and
the ATM physical layer for Broadband
ISDN according to CCITT
Recommendation I.432.
• Implements the Point-to-Point Protocol
(PPP) over SONET/SDH specification
according to RFC 2615(1619)/1662 of
the PPP Working Group of the Internet
Engineering Task Force (IETF).
• Processes bit-serial 2488.32 Mbit/s
STS-48 (STM-16-16c) data streams
with on-chip clock and data recovery
and clock synthesis.
• Complies with Bellcore GR-253-CORE
jitter tolerance, jitter transfer and
intrinsic jitter criteria.
• Provides termination for SONET
Section, Line and Path overhead or
SDH Regenerator Section, Multiplexer
Section and High Order Path
overhead.
• Provides UTOPIA Level 3 32-bit wide
System Interface (clocked up to
104 MHz) with parity support for ATM
applications.
• Provides SATURN POS-PHY
Level 3™ 32-bit System Interface
(clocked up to 104 MHz) for Packet
over SONET (POS), or ATM
applications.
• Supports line loopback from the line
side receive stream to the transmit
stream and diagnostic loopback from
the line side transmit stream to the line
side receive stream interface.
• Provides support for automatic
protection switching including a bi-
directional 4-bit LVDS 777.76 MHz
port.
• Provides a standard five signal IEEE
1149.1 JTAG test port for boundary
scan board test purposes.
• Provides a generic 16-bit
microprocessor bus interface for
configuration, control, and status
monitoring.
BLOCK DIAGRAM
Rx APS Sync
Extractor &
Bit Error
Monitor
Section
Trace
Processor
PGMRCLK
SD
RXD+/-
OOF
RCLK
TCLK
TXD+/-
REFCLK+/-
PGMTCLK
Rx Line
Interface
Tx Line
Interface
RX
Transport
O/H
Processor
Tx
Transport
O/H
Processor
C0 C1
C2 C3
RES_RESK
ATP[3:0]
Analog
Section
Trace
Processor
Path
Trace
Processor
Rx Path O/H
Processor
Rx LVDS
Interface
Rx Telecom
Aligner
Rx APS
ATM/HDLC
Processor
FIFO
UTOPIA
Level 3 /
POS Level
3 Receive
Interface
PRBS
Generator/
Monitor
SONET/SDH
Alarm
Reporting
Controller
Tx Path
O/H
Processor
ATM/HDLC
Processor
FIFO
UTOPIA
Level 3 /
POS Level
3 Transmit
Interface
JTAG
Tx APS
Tx LVDS
Interface
Path
Trace
Processor
Microprocessor
Interface
RENB
RCA/RVAL
RSOC/RSOP
RPRTY
RDAT[31:0]
RFCLK
REOP
RERR
RSX
RMOD[1:0]
SALM
RALM
POSL3_UL3B
TENB
TCA/PTPA
TSOC/TSOP
TPRTY
TDAT[31:0]
TFCLK
TEOP
TERR
TMOD[1:0]
PMC-2000453 (p2)
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
© Copyright PMC-Sierra, Inc. 2000