English
Language : 

PM5316-1 Datasheet, PDF (1/2 Pages) PMC-Sierra, Inc – Quad Channel 155 Mbit/s SONET/SDH Framer and Aligner
PMC-Sierra,Inc.
PM5316
SPECTRA-4x155
Quad Channel 155 Mbit/s SONET/SDH Framer and Aligner
FEATURES
• Monolithic four channel SONET/SDH
Payload Extractor/Aligner for use in
STS-3 (STM-1/AU-3) or STS-3c (STM-
1/AU-4) interface applications,
operating at serial interface speeds of
155.52 Mbit/s.
• Provides integrated clock recovery and
clock synthesis to allow direct interface
to optical modules.
• Each channel provides termination for
SONET Section and Line, SDH
Regenerator Section and Multiplexer
Section transport overhead, and path
overhead of three STS-1 (STM-0/AU-
3) paths or a single STS-3c (STM-
1/AU-4) path.
• Each channel maps three STS-1
(STM-0/AU-3) payloads or a single
STS-3c (STM-1/AU-4) payload to
system timing reference,
accommodating plesiosynchronous
timing offsets between the references
through pointer processing.
• The entire SONET/SDH transport and
path overheads are extracted to and
inserted from dedicated pins.
• Frames to the SONET/SDH receive
stream and inserts framing bytes and
STS identification into the transmit
stream and processes or inserts the
transport overhead.
• Interprets or generates the STS (AU)
pointer bytes (H1, H2, H3), extracts or
inserts the synchronous payload
envelope(s) and processes or inserts
the path overhead.
• Supports Automatic Protection
Switching (APS):
• Ring control port communication of
path REI and path RDI alarms;
• Filters the APS channel (K1,K2)
bytes into internal registers; inserts
the APS channel into the transmit
stream.
• Provides Time Slot Interchange (TSI)
function at the ADD and DROP
TelecomBus Interfaces for grooming
twelve STS-1 (STM-0/AU-3) paths.
• Supports line loopback from the line
side receive stream to the transmit
stream and diagnostic loopback from
an ADD TelecomBus interface to a
DROP TelecomBus interface.
• Provides a standard five signal
P1149.1 JTAG test port for boundary
scan board test purposes.
• Provides a generic 8-bit
microprocessor bus interface for
configuration, control, and status
monitoring.
• Low power 3.3 V CMOS with TTL
compatible digital inputs and
CMOS/TTL digital outputs.
• Industrial temperature range (-40°C to
+85°C).
• 520 pin Super BGA package.
• Supports clock recovery bypass for
use in applications where external
clock recovery is desired.
• Complies with Bellcore GR-253-CORE
jitter tolerance, jitter transfer, and
intrinsic jitter criteria.
BLOCK DIAGRAM
Transmit
Transport
O/H
Clock
Synthesis
Control and
Status
Information
4 x Serial
155.52 Mbit/s
Channel Line
Side Top x 4
Tx Transport
Overhead
Controller
Tx Ring
Control
Port
Tx Line
Interface
Tx Section
OH
Processor
Tx Line OH
Processor
Transmit
Path
Overhead
Tx Re-
Mulitplexer
Tx Path O/H
Controller
Path Processing Slice x 12
Tx Path
O/H
Processor
Tx
Telecom
Aligner
Add Bus Tx Pointer
PRBS Interpreter
Generator/ (STS/
Monitor AU-TU3)
Transmit Path Processing Slice
Tx Timeslot
Interchange
Tx
TelecomBus
System
Interface
8-bit x 77.76 Mbit/s
TelecomBus
OR
4 x 8-bit x 19.44
Mbit/s TelecomBus
4 x Serial
155.52 Mbit/s
Section
Trace Buffer
Rx Line
Interface
Clock and
Data
Recovery
Rx Section
OH
Processor
Rx APS Syn-
chronization
Extractor and
Bit Error
Monitor
Rx Line OH
Processor
Rx De-
Mulitplexer
WAN Syn-
chronization
Controller
Rx Transport
Overhead
Controller
Rx Ring
Control
Port
Path
Trace
Buffer
PMON
Rx Path
O/H
Processor
Rx
Telecom
Aligner
Drop Bus
PRBS
Generator/
Monitor
Receive Path Processing Slice
Rx Timeslot
Interchange
Rx
TelecomBus
System
Interface
Rx Path O/H
Controller
DPAIS and
TPAIS
Microprocessor Interface
JTAG Test
Access Port
8-bit x 77.76 Mbit/s
TelecomBus
OR
4 x 8-bit x 19.44
Mbit/s TelecomBus
PMC-2000327 (R2)
Receive O/H
Clock, Frame
Pulse, Receive
Transport
Overhead
Control
and Status
Information
Receive
Path
Overhead
Path AIS
Signals
8-bit
Microprocessor
Bus
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
Test Data
© Copyright PMC-Sierra, Inc. 2001