English
Language : 

PCI9056 Datasheet, PDF (1/4 Pages) PLX Technology – 32-bit, 66MHz PCI Bus Mastering I/O Accelerator for Motorola PowerQUICC™ and Generic 32-bit, 66MHz Local Bus Designs
VERSION 1.0 2002
Connectivity
s 32-bit, 66MHz PCI r2.2 compliant
s Motorola PowerQUICC and
generic 32-bit, 66MHz local bus
modes
s 3.3V I/O, 5V tolerant bus
interfaces
s PICMG 2.1 r2.0 Hot Swap Silicon
s 256-ball, 17 x 17 mm, 1.00 mm
fine pitch PBGA (FPBGA)
Performance
s Zero wait state burst operation
– PCI bus bursts to 264 MB/sec
– Local bus bursts to 264 MB/sec
s 2 DMA Channels
– Block & Scatter/Gather transfers
– DMA descriptor ring management
– Demand Mode & EOT H/W
controls
s Direct Master data transfers
– Generate any PCI transaction
– Read ahead and programmable
read prefetch counter
s Direct Slave data transfers
– Access 8-, 16-, and 32-bit local
bus devices
– Deferred reads, deferred writes,
read ahead, posted writes, pro-
grammable read prefetch counter
Control
s I2O r1.5 messaging unit
s Eight mailbox and two
doorbell registers
s PCI arbiter supports 7 external
masters
s Host mode reset/interrupt signal
configuration
s PCI D3COLD Power Management
Event (PME) generation support
s Serial EEPROM interface
s JTAG boundary scan
PCI 9056
32-bit, 66MHz PCI Bus Mastering I/O Accelerator for Motorola
PowerQUICC™ and Generic 32-bit, 66MHz Local Bus Designs
Highest Performance 32-bit PCI Bus Mastering I/O Accelerator
for Your Embedded Applications
The PCI 9056 offers flexible connectivity and high performance I/O acceleration features
to enable leading edge PCI, CompactPCI, and embedded host designs.
Motorola® MPC 850/860 PowerQUICC Designs
The PCI 9056 is the perfect match for the industry leading 32-bit communications proces-
sor, the Motorola MPC 850/860 PowerQUICC. The PCI 9056 provides a direct connection
to PowerQUICC devices, enabling high-speed 32-bit, 66MHz PCI performance utilizing
PLX’s Data Pipe Architecture™ technology.
Generic 32-bit, 66MHz Local Bus Designs
The PCI 9056 provides direct connection to two generic industry standard interconnect
buses. Designers use these 32-bit, 66MHz buses for a myriad of high-speed devices
ranging from processors, to DSPs, to memories, to custom ASICs and FPGAs. The PCI
9056 Data Pipe Architecture technology enables high-speed, 32-bit, 66MHz PCI I/O
with those devices.
Move Your 32-bit Embedded Designs Up to 66MHz Operation
As PCI evolves to meet the ever increasing I/O demands of leading edge communications
systems, PLX continues to provide high performance PCI I/O acceleration solutions. Based
on the architecture of the industry-leading PCI 9054, the PCI 9056 offers a variety of
enhancements for the needs of today’s telecom, networking, and I/O adapter designs:
s 32-bit, 66MHz PCI operation
s 32-bit, 66MHz local bus operation
s Dynamic DMA descriptor ring management with Valid bit semaphore control
s PICMG 2.1 r2.0 Hot Swap Silicon, including Bias Voltage, Early Power,
and Initialy Not Responding Support
s PCI Power Management r1.1 D3COLD Power Management Event (PME) generation
s PCI arbiter supporting 7 external masters
s Reset and interrupt pins configurable for embedded host applications
s JTAG boundary scan
The PCI 9056 is register compatible with the PCI 9054, enabling easy software migration.