English
Language : 

BUK100-50GL Datasheet, PDF (5/11 Pages) NXP Semiconductors – PowerMOS transistor Logic level TOPFET
Philips Semiconductors
PowerMOS transistor
Logic level TOPFET
Product specification
BUK100-50GL
120 PD%
Normalised Power Derating
110
100
90
80
70
60
50
40
30
20
10
0
0 20 40 60 80 100 120 140
Tmb / C
Fig.2. Normalised limiting power dissipation.
PD% = 100⋅PD/PD(25 ˚C) = f(Tmb)
ID%
120
Normalised Current Derating
110
100
90
80
70
60
50
40
30
20
10
0
0 20 40 60 80 100 120 140
Tmb / C
Fig.3. Normalised continuous drain current.
ID% = 100⋅ID/ID(25 ˚C) = f(Tmb); conditions: VIS = 5 V
ID & IDM / A
100
RDS(ON) = VDS/ID
10
DC
1
BUK100-50GL
tp =
10 us
100 us
1 ms
10 ms
100 ms
Overload protection characteristics not shown
0.1
1
10
100
VDS / V
Fig.4. Safe operating area. Tmb = 25 ˚C
ID & IDM = f(VDS); IDM single pulse; parameter tp
Zth / (K/W)
10
BUK100-50GL
D=
0.5
1
0.2
0.1
0.05
0.1 0.02
PD
tp
D=
tp
T
0
0.01
1E-07
1E-05
1E-03
t/s
T
t
1E-01
Fig.5. Transient thermal impedance.
Zth j-mb = f(t); parameter D = tp/T
1E+01
ID / A
40
35
BUK100-50GL
VIS / V =
30
6
25
5.5
5
20
4.5
15
4
10
3.5
3
5
2.5
0
0
4
8
12 16 20 24 28 32
VDS / V
Fig.6. Typical output characteristics, Tj = 25 ˚C.
ID = f(VDS); parameter VIS; tp = 250 µs & tp < td sc
ID / A
40
35
30
25
20
15
10
5
BUK100-50GL
VIS / V =
6
5.5
5
4.5
4
3.5
3
0
0
1
2
3
4
5
VDS / V
Fig.7. Typical on-state characteristics, Tj = 25 ˚C.
ID = f(VDS); parameter VIS; tp = 250 µs
November 1996
5
Rev 1.300