English
Language : 

BUK9830-30 Datasheet, PDF (1/10 Pages) NXP Semiconductors – TrenchMOS transistor Logic level FET
Philips Semiconductors
TrenchMOS™ transistor
Logic level FET
Product specification
BUK9830-30
GENERAL DESCRIPTION
N-channel enhancement mode logic
level field-effect power transistor in a
plastic envelope suitable for surface
mounting.
Using
’trench’
technology, the device features very
low on-state resistance and has
integral zener diodes giving ESD
protection up to 2kV. It is intended for
use in automotive and general
purpose switching applications.
QUICK REFERENCE DATA
SYMBOL PARAMETER
VDS
ID
Ptot
Tj
RDS(ON)
Drain-source voltage
Drain current (DC) Tsp = 25 ˚C
Drain current (DC) Tamb = 25 ˚C
Total power dissipation
Junction temperature
Drain-source on-state
resistance
VGS = 5 V
PINNING - SOT223
PIN
DESCRIPTION
1 gate
2 drain
3 source
4 drain (tab)
PIN CONFIGURATION
4
1
2
3
SYMBOL
g
MAX.
30
12.8
5.9
8.3
150
30
d
s
UNIT
V
A
A
W
˚C
mΩ
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
CONDITIONS
VDS
VDGR
±VGS
ID
ID
IDM
Ptot
Tstg, Tj
Drain-source voltage
Drain-gate voltage
Gate-source voltage
Drain current (DC)
Drain current (DC)
Drain current (pulse peak value)
Total power dissipation
Storage & operating temperature
-
RGS = 20 kΩ
-
Tsp = 25 ˚C
Tamb = 25 ˚C
Tsp = 100 ˚C
Tamb = 100 ˚C
Tsp = 25 ˚C
Tamb = 25 ˚C
Tsp = 25 ˚C
Tamb = 25 ˚C
-
THERMAL RESISTANCES
SYMBOL
Rth j-sp
Rth j-amb
PARAMETER
Thermal resistance junction to
solder point
Thermal resistance junction to
ambient
CONDITIONS
Mounted on any PCB
Mounted on PCB of Fig.19
MIN.
-
-
-
-
-
-
-
-
-
-
-
- 55
TYP.
12
-
MAX.
30
30
10
12.8
5.9
9
4.1
51
23.6
8.3
1.8
150
MAX.
15
70
UNIT
V
V
V
A
A
A
A
A
A
W
W
˚C
UNIT
K/W
K/W
December 1997
1
Rev 1.100