English
Language : 

BUK565-60A Datasheet, PDF (1/7 Pages) NXP Semiconductors – PowerMOS transistor Logic level FET
Philips Semiconductors
PowerMOS transistor
Logic level FET
Product specification
BUK565-60A
GENERAL DESCRIPTION
QUICK REFERENCE DATA
N-channel enhancement mode logic
level field-effect power transistor in a
plastic envelope suitable for surface
mount applications.
The device is intended for use in
Switched Mode Power Supplies
(SMPS), motor control, welding,
DC/DC and AC/DC converters, and in
automotive and general purpose
switching applications.
SYMBOL
VDS
ID
Ptot
Tj
RDS(ON)
PARAMETER
Drain-source voltage
Drain current (DC)
Total power dissipation
Junction temperature
Drain-source on-state
resistance;
VGS = 5 V
MAX.
60
39
125
175
0.042
UNIT
V
A
W
˚C
Ω
PINNING - SOT404
PIN
DESCRIPTION
1 gate
2 drain
3 source
mb drain
PIN CONFIGURATION
mb
2
13
SYMBOL
d
g
s
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
CONDITIONS
VDS
VDGR
±VGS
±VGSM
ID
ID
IDM
Ptot
Tstg
Tj
Drain-source voltage
Drain-gate voltage
Gate-source voltage
Non-repetitive gate-source voltage
Drain current (DC)
Drain current (DC)
Drain current (pulse peak value)
Total power dissipation
Storage temperature
Junction temperature
-
RGS = 20 kΩ
-
tp ≤ 50 µs
Tmb = 25 ˚C
Tmb = 100 ˚C
Tmb = 25 ˚C
Tmb = 25 ˚C
-
-
THERMAL RESISTANCES
SYMBOL PARAMETER
Rth j-mb
Rth j-a
Thermal resistance junction to
mounting base
Thermal resistance junction to
ambient
CONDITIONS
minimum footprint,
FR4 board (see Fig 18).
MIN.
-
-
-
-
-
-
-
-
- 55
-
MAX.
60
60
15
20
39
28
156
125
175
175
UNIT
V
V
V
V
A
A
A
W
˚C
˚C
MIN. TYP. MAX.
-
- 1.2
-
50
-
UNIT
K/W
K/W
February 1996
1
Rev 1.000