English
Language : 

PE83502_06 Datasheet, PDF (2/8 Pages) Peregrine Semiconductor Corp. – 3.5 GHz Low Power UltraCMOS Divide-by-4 Prescaler Military Operating Temperature Range
Figure 3. Pin Configuration (Top View)
VDD
1
8 GND
IN
2
DEC 3
PE83502
7 OUT
6 GND
GND 4
5 GND
Table 2. Pin Descriptions
Pin
Pin
No. Name
Description
1
VDD Power supply pin. Bypassing is required.
2
IN
Input signal pin. Should be coupled with a
capacitor (eg 15 pF)
Power supply decoupling pin. Place a
3
DEC
capacitor as close as possible and connect
directly to the ground plane (eg 10 nF and
10 pF).
Ground pin. Ground pattern on the board
4
GND should be as wide as possible to reduce
ground impedance.
5
GND Ground pin.
6
GND Ground pin.
Divided frequency output pin. This pin
7
OUT should be coupled with a capacitor (eg 100
pF).
8
GND Ground pin.
Table 3. Absolute Maximum Ratings
Symbol Parameter/Conditions Min Max Units
VDD
Supply voltage
TST
Storage temperature
range
4.0
V
-65 150 °C
TOP
Operating temperature
range
-55 125 °C
VESD
ESD voltage (Human
Body Model)
250
V
PINMAX
Maximum input power
15 dBm
Absolute Maximum Ratings are those values
listed in the above table. Exceeding these values
may cause permanent device damage. Exposure
to absolute maximum ratings for extended periods
may affect device reliability.
PE83502
Product Specification
Electrostatic Discharge (ESD) Precautions
When handling this UltraCMOS™ device, observe
the same precautions that you would use with
other ESD-sensitive devices. Although this device
contains circuitry to protect it from damage due to
ESD, precautions should be taken to avoid
exceeding the rating specified in Table 3.
Latch-Up Avoidance
Unlike conventional CMOS devices, UltraCMOS™
devices are immune to latch-up.
Device Functional Considerations
The PE83502 takes an input signal frequency
from 1.5 GHz to 3.5 GHz and produces an output
signal frequency one-fourth that of the supplied
input. In order for the prescaler to work properly,
several conditions need to be adhered to. It is
crucial that pin 3 be supplied with a bypass
capacitor to ground. In addition, the input and
output signals (pins 2 & 7, respectively) need to
be AC coupled via an external capacitor as shown
in the test circuit in Figure 4.
The ground pattern on the board should be made
as wide as possible to minimize ground
impedance.
©2003-2006 Peregrine Semiconductor Corp. All rights reserved.
Page 2 of 8
Document No. 70-0125-02 │ UltraCMOS™ RFIC Solutions