English
Language : 

PJQMS05 Datasheet, PDF (1/4 Pages) Pan Jit International Inc. – QUAD TVS/ZENER ARRAY FOR ESD AND LATCH-UP PROTECTION
PJQMS05 SERIES
QUAD TVS/ZENER ARRAY FOR ESD AND LATCH-UP PROTECTION
This Quad TVS/Zener Array family have been designed to Protect Sensitive
Equipment against ESD and to prevent Latch-Up events in CMOS circuitry
operating at 5V, 12V, 15V and 24V. This TVS array offers an integrated
solution to protect up to 4 data lines where the board space is a premium.
7
SPECIFICATION FEATURES
350W Power Dissipation (8x20µsec Waveform)
Low Leakage Current, Maximum of 5µA at rated voltage
Very Low Clamping Voltage
IEC61000-4-2 ESD 20kV air, 15kV Contact Compliance
New SMT package QFN 2mm x 2mm (Height 0.75mm)
Compatible with the SOT363 footprint.
APPLICATIONS
Personal Digital Assistant (PDA)
SIM Card Port Protection (Mobile Phone)
Portable Instrumentation
Mobile Phones and Accessories
Memory Card Port Protection
MAXIMUM RATINGS (Per Device)
4
3
5
2
6
1
4
5
6
7
7
3
2
1
QFN 2X2
Bottom View
Rating
Peak Pulse Power (8x20µsec Waveform)
ESD Voltage (HBM)
Operating Temperature Range
Storage Temperature Range
Symbol
P pp
V ESD
TJ
Tstg
Value
350
>25
-50 to +125
-50 to +150
Units
W
kV
°C
°C
ELECTRICAL CHARACTERISTICS (Per Device) Tj = 25°C
PJQMS05
Parameter
Reverse Stand-Off Voltage
Reverse Breakdown Voltage
Reverse Leakage Current
Clamping Voltage (8x20µsec)
Clamping Voltage (8x20µsec)
Off State Junction Capacitance
Off State Junction Capacitance
Symbol
VWRM
VBR
IR
Vcl
Vcl
Cj
Cj
Conditions
Min Typical Max
5
I BR = 1mA
6
VR = 5V
5
I pp = 5A
9.8
I pp = 24A
13
0 Vdc Bias f = 1MHz
Between I/O pins and pin 7
225
5 Vdc Bias f = 1MHz
Between I/O pins and pin 7
125
Units
V
V
µA
V
V
pF
pF
4/19/2005
Page 1
www.panjit.com