English
Language : 

PAM3130 Datasheet, PDF (11/18 Pages) Power Analog Micoelectronics – 3A Low Voltage-Low Dropout CMOS Regulator
PAM3130
3A Low Voltage-Low Dropout CMOS Regulator
Application Information
The PAM3130 family of low-dropout (LDO)
regulators have several features that allow them to
apply to a wide range of applications. The family
operates with very low input voltage (1.4V) and low
dropout voltage (typically 300mV at full load),
making it an efficient stand-alone power supply or
post regulator for battery or switch mode power
supplies. The 3A output current make the PAM3130
family suitable for powering many microprocessors
and FPGA supplies. The PAM3130 family also has
low output noise (typically 40μVRMS with 2.2μF
output capacitor), making it ideal for use in telecom
equipment.
External Capacitor Requirements
A 2.2μF or larger ceramic input bypass capacitor,
connected between VIN and GND and located close
to the PAM3130, is required for stability. A 1.0uF
minimum value capacitor from VO to GND is also
required. To improve transient response, noise
rejection, and ripple rejection, an additional 10μF
or larger, low ESR capacitor is recommended at the
output. A higher value, low ESR output capacitor
may be necessary if large, fast-rise-time load
transients are anticipated and the device is located
several inches from the power source, especially if
the minimum input voltage of 1.4 V is used.
Regulator Protection
The PAM3130 features internal current limiting,
thermal protection and short circuit protection.
During normal operation, the PAM3130 limits
output current to about 4.5A. When current limiting
engages, the output voltage scales back linearly
until the over current condition ends. While current
limiting is designed to prevent gross device failure,
care should be taken not to exceed the power
dissipation ratings of the package. If the
temperature of the device exceeds 150°C, thermal-
protection circuitry will shut down. Once the device
has cooled down to approximately 50°C below the
high temp trip point, regulator operation resumes.
The short circuit current of the PAM3130 is about
1A when its output pin is shorted to ground.
Thermal Information
The amount of heat that an LDO linear regulator
generates is:
PD=(V -IN VO)IO.
All integrated circuits have a maximum
allowable junction temperature (TJ max) above
which normal operation is not assured. A system
designer must design the operating
environment so that the operating junction
temperature (TJ) does not exceed the maximum
junction temperature (TJ max). The two main
environmental variables that a designer can use
to improve thermal performance are air flow and
external heatsinks. The purpose of this
information is to aid the designer in determining
the proper operating environment for a linear
regulator that is operating at a specific power
level.
In general, the maximum expected power
(PD(max)) consumed by a linear regulator is
computed as:
( ) PDmax= VI(avg)-VO (avg) ×IO (avg)+VI(avg)×I(Q)
(1)
Where:
l VI (avg) is the average input voltage.
l VO(avg) is the average output voltage.
l IO(avg) is the average output current.
l I(Q) is the quiescent current.
For most LDO regulators, the quiescent current
is insignificant compared to the average output
current; therefore, the term VI(avg) xI(Q) can be
neglected. The operating junction temperature
is computed by adding the ambient temperature
(TA) and the increase in temperature due to the
regulator' s power dissipation. The temperature
rise is computed by multiplying the maximum
expected power dissipation by the sum of the
thermal resistances between the junction and
the case (R ) θJC , the case to heatsink (R ) θCS , and
the heatsink to ambient (RθSA). Thermal
resistances are measures of how effectively an
object dissipates heat. Typically, the larger the
device, the more surface area available for
power dissipation so that the object 's thermal
resistance will be lower.
Power Analog Microelectronics,Inc
www.poweranalog.com
11
08/2007