English
Language : 

CAT25640 Datasheet, PDF (3/16 Pages) Catalyst Semiconductor – 64-Kb SPI Serial CMOS EEPROM
CAT25640
Table 5. A.C. CHARACTERISTICS (Notes 4, 7)
(TA = −40°C to +85°C (Industrial) and TA = −40°C to +125°C (Extended).)
VCC = 1.8 V − 5.5 V / −405C to +855C
VCC = 2.5 V − 5.5 V / −405C to +1255C
VCC = 2.5 V − 5.5 V
−405C to +855C
Symbol
Parameter
Min
Max
Min
Max
Units
fSCK
Clock Frequency
DC
5
DC
10
MHz
tSU
Data Setup Time
40
20
ns
tH
Data Hold Time
40
20
ns
tWH
SCK High Time
75
40
ns
tWL
SCK Low Time
75
40
ns
tLZ
HOLD to Output Low Z
50
25
ns
tRI (Note 5)
Input Rise Time
2
2
ms
tFI (Note 5)
Input Fall Time
2
2
ms
tHD
HOLD Setup Time
0
0
ns
tCD
HOLD Hold Time
10
10
ns
tV
Output Valid from Clock Low
75
40
ns
tHO
Output Hold Time
0
0
ns
tDIS
Output Disable Time
50
20
ns
tHZ
HOLD to Output High Z
100
25
ns
tCS
CS High Time
50
20
ns
tCSS
CS Setup Time
20
15
ns
tCSH (Note 7)
CS Hold Time
30
20
ns
tCNS
CS Interactive Setup Time
20
15
ns
tCNH
CS Interactive Hold Time
20
15
ns
tWPS
WP Setup Time
10
10
ns
tWPH
WP Hold Time
100
60
ns
tWC (Note 6)
Write Cycle Time
5
5
ms
4. AC Test Conditions:
Input Pulse Voltages: 0.3 VCC to 0.7 VCC
Input rise and fall times: ≤ 10 ns
Input and output reference voltages: 0.5 VCC
Output load: current source IOL max/IOH max; CL = 50 pF
5. This parameter is tested initially and after a design or process change that affects the parameter.
6. tWC is the time from the rising edge of CS after a valid write sequence to the end of the internal write cycle.
7. All Chip Select (CS) timing parameters are defined relative to the positive clock edge (Figure 2). tCSH timing specification is valid
for die revision E and higher. The die revision E is identified by letter “E” or a dedicated marking code on top of the package. For
previous product revision (Rev. D) the tCSH is defined relative to the negative clock edge (please refer to data sheet
Doc. No. MD−1128 Rev. D).
Table 6. POWER−UP TIMING (Notes 5, 8)
Symbol
Parameter
Max
tPUR
Power−up to Read Operation
1
tPUW
Power−up to Write Operation
1
8. tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated.
Units
ms
ms
http://onsemi.com
3