English
Language : 

NTD60N02R-35G Datasheet, PDF (1/8 Pages) ON Semiconductor – Power MOSFET 62 A, 25 V, N−Channel, DPAK
NTD60N02R
Power MOSFET
62 A, 25 V, N−Channel, DPAK
Features
• Planar HD3e Process for Fast Switching Performance
• Low RDS(on) to Minimize Conduction Loss
• Low Ciss to Minimize Driver Loss
• Low Gate Charge
• Optimized for High Side Switching Requirements in
High−Efficiency DC−DC Converters
• Pb−Free Packages are Available
MAXIMUM RATINGS (TJ = 25°C unless otherwise noted)
Rating
Symbol Value Unit
Drain−to−Source Voltage
Gate−to−Source Voltage − Continuous
Thermal Resistance
Junction−to−Case
Total Power Dissipation @ TC = 25°C
Drain Current
Continuous @ TC = 25°C, Chip
Continuous @ TC = 25°C, Limited by Package
Continuous @ TA = 25°C, Limited by Wires
VDSS
VGS
RqJC
PD
ID
ID
ID
25 Vdc
±20 Vdc
2.6 °C/W
58
W
62
A
50
A
32
A
Thermal Resistance
Junction−to−Ambient (Note 1)
Total Power Dissipation @ TA = 25°C
Drain Current − Continuous @ TA = 25°C
Thermal Resistance
Junction−to−Ambient (Note 2)
Total Power Dissipation @ TA = 25°C
Drain Current − Continuous @ TA = 25°C
Operating and Storage Temperature
RqJA
PD
ID
80 C/W
1.87 W
10.5 A
RqJA
PD
ID
TJ, and
Tstg
120 °C/W
1.25 W
8.5
A
−55 to °C
175
Single Pulse Drain−to−Source Avalanche Energy EAS
− Starting TJ = 25°C
(VDD = 50 Vdc, VGS = 10.0 Vdc,
IL = 11 Apk, L = 1.0 mH, RG = 25 W)
Maximum Lead Temperature for Soldering
TL
Purposes, 1/8″ from case for 10 seconds
60 mJ
260 °C
Stresses exceeding Maximum Ratings may damage the device. Maximum
Ratings are stress ratings only. Functional operation above the Recommended
Operating Conditions is not implied. Extended exposure to stresses above the
Recommended Operating Conditions may affect device reliability.
1. When surface mounted to an FR4 board using 0.5 in sq drain pad size.
2. When surface mounted to an FR4 board using the minimum recommended
pad size.
http://onsemi.com
V(BR)DSS
25 V
RDS(on) TYP
8.4 mW @ 10 V
ID MAX
62 A
N−Channel
D
G
S
4
4
4
12
3
1 23
1
2
3
CASE 369AA CASE 369AC
DPAK
3 IPAK
(Surface Mount) (Straight Lead)
STYLE 2
CASE 369D
DPAK
(Straight Lead)
STYLE 2
MARKING DIAGRAM
& PIN ASSIGNMENTS
4
Drain
4
Drain
1
Gate
2
Drain
3
Source
12 3
Gate Drain Source
Y
= Year
WW
= Work Week
T60N02R = Device Code
G
= Pb−Free Package
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 5 of this data sheet.
© Semiconductor Components Industries, LLC, 2006
1
December, 2006 − Rev. 12
Publication Order Number:
NTD60N02R/D