English
Language : 

MC74LVX74 Datasheet, PDF (1/7 Pages) Motorola, Inc – LOW-VOLTAGE CMOS
MC74LVX74
Dual D−Type Flip−Flop
with Set and Clear
With 5.0 V−Tolerant Inputs
The MC74LVX74 is an advanced high speed CMOS D−type
flip−flop. The inputs tolerate voltages up to 7.0 V, allowing the
interface of 5.0 V systems to 3.0 V systems.
The signal level applied to the D input is transferred to O output
during the positive going transition of the Clock pulse.
Clear (CD) and Set (SD) are independent of the Clock (CP) and are
accomplished by setting the appropriate input Low.
Features
• High Speed: fmax = 145 MHz (Typ) at VCC = 3.3 V
• Low Power Dissipation: ICC = 2 mA (Max) at TA = 25°C
• Power Down Protection Provided on Inputs
• Balanced Propagation Delays
• Low Noise: VOLP = 0.5 V (Max)
• Pin and Function Compatible with Other Standard Logic Families
• Latchup Performance Exceeds 300 mA
• ESD Performance:
Human Body Model > 2000 V;
Machine Model > 200 V
• Pb−Free Packages are Available*
VCC CD2 D2 CP2 SD2 O2 O2
14 13 12 11 10 9 8
1234567
CD1 D1 CP1 SD1 O1 O1 GND
Figure 1. 14−Lead Pinout
(Top View)
http://onsemi.com
MARKING
DIAGRAMS
14
SOIC−14
LVX74G
1
D SUFFIX
CASE 751A
AWLYWW
1
14
TSSOP−14
LVX
DT SUFFIX
74
1
CASE 948G
ALYW G
G
1
14
SOEIAJ−14
LVX74
M SUFFIX
ALYWG
1
CASE 965
1
A
= Assembly Location
WL, L = Wafer Lot
Y
= Year
W, WW = Work Week
G or G = Pb−Free Package
(Note: Microdot may be in either location)
PIN NAMES
Pins
Function
CP1, CP2
D1, D2
CD1, CD2
SD1, SD2
On, On
Clock Pulse Inputs
Data Inputs
Direct Clear Inputs
Direct Set Inputs
Outputs
*For additional information on our Pb−Free strategy and soldering details, please
download the ON Semiconductor Soldering and Mounting Techniques
Reference Manual, SOLDERRM/D.
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 4 of this data sheet.
© Semiconductor Components Industries, LLC, 2006
1
June, 2006 − Rev. 3
Publication Order Number:
MC74LVX74/D