English
Language : 

ASM5P2305A Datasheet, PDF (1/12 Pages) PulseCore Semiconductor – 3.3V Zero Delay Buffer
ASM5P2305A, ASM5P2309A
3.3 V Zero Delay Buffer
Description
ASM5P2309A is a versatile, 3.3 V zero−delay buffer designed to
distribute high−speed clocks. It accepts one reference input and drives
out nine low−skew clocks. It is available in a 16−pin package. The
ASM5P2305A is the eight−pin version of the ASM5P2309A. It
accepts one reference input and drives out five low−skew clocks.
The −1H version of the ASM5P230xA operates at up to 133 MHz
frequencies, and has higher drive than the −1 devices. All parts have
on−chip PLLs that lock to an input clock on the REF. The PLL
feedback is on−chip and is obtained from the CLKOUT.
ASM5P2309A has two banks of four outputs each, which can be
controlled by the Select inputs as shown in the Select Input Decoding
Table. The select input also allows the input clock to be directly
applied to the outputs for chip and system testing purposes.
Multiple ASM5P2309A and ASM5P2305A devices can accept the
same input clock and distribute it. In this case the skew between the
outputs of the two devices is guaranteed to be less than 700 pS.
All outputs have less than 200 pS of cycle−to−cycle jitter. The input
and output propagation delay is guaranteed to be less than ±350 pS,
and the output to output skew is guaranteed to be less than 200 pS.
The ASM5P2309A and the ASM5P2305A are available in two
different configurations, as shown in the ordering information table.
The ASM5P2305A−1 / ASM5P2309A−1 is the base part. The
ASM5P2305A−1H / ASM5P2309A−1H is the high drive version of
the −1 and its rise and fall times are faster than −1 part.
Features
• 10 MHz to 133 MHz Operating Range, Compatible with CPU and
PCI Bus Frequencies
• Zero Input−output Propagation Delay
• Multiple Low−skew Outputs
♦ Output−output Skew less than 200 pS
♦ Device−device Skew less than 700 pS
♦ One Input Drives 9 Outputs, Grouped as
4 + 4 + 1 (ASM5P2309A)
♦ One Input Drives 5 Outputs (ASM5P2305A)
• Less than 200 pS Cycle−to−Cycle Jitter is Compatible with Pentium®
Based Systems
• Test Mode to Bypass PLL (ASM5P2309A Only, Refer to Select Input
Decoding Table)
• Packaging Information:
ASM5P2309A: 16−pin SOIC, TSSOP
ASM5P2305A: 8−pin SOIC, TSSOP
• Commercial and Industrial Temperature Range
• 3.3 V Operation
• Advanced 0.35 m CMOS Technology
• These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS
Compliant
http://onsemi.com
SOIC−8
S SUFFIX
CASE 751BD
TSSOP−8
T SUFFIX
CASE 948AL
SOIC−16
S SUFFIX
CASE 751BG
TSSOP−16
T SUFFIX
CASE 948AN
PIN CONFIGURATIONS
1
REF
CLKOUT
CLK
CLK4
CLK1
GND
REF
ASM5P2305A
(Top View)
1
VDD
CLK3
CLKOUT
CLKA1
CLKA4
CLKA2
CLKA3
VDD
GND
VDD
GND
CLKB1
CLKB4
CLKB2
CLKB3
S2
S1
ASM5P2309A
(Top View)
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 11 of this data sheet.
© Semiconductor Components Industries, LLC, 2011
1
August, 2011 − Rev. 4
Publication Order Number:
ASM5P2305A/D