|
74LVC2G74 Datasheet, PDF (1/19 Pages) NXP Semiconductors – Single D-type flip-flop with set and reset; positive edge trigger | |||
|
74LVC2G74
Single D-type ï¬ip-ï¬op with set and reset; positive edge trigger
Rev. 03 â 9 August 2007
Product data sheet
1. General description
The 74LVC2G74 is a single positive edge triggered D-type ï¬ip-ï¬op with individual data (D)
inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q
outputs.
This device is fully speciï¬ed for partial power down applications using IOFF. The IOFF
circuitry disables the output, preventing damaging backï¬ow current through the device
when it is powered down.
The set and reset are asynchronous active LOW inputs and operate independently of the
clock input. Information on the data input is transferred to the Q output on the
LOW-to-HIGH transition of the clock pulse. The D inputs must be stable, one set-up time
prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and
fall times.
2. Features
s Wide supply voltage range from 1.65 V to 5.5 V
s 5 V tolerant inputs for interfacing with 5 V logic
s High noise immunity
s Complies with JEDEC standard:
x JESD8-7 (1.65 V to 1.95 V)
x JESD8-5 (2.3 V to 2.7 V)
x JESD8-B/JESD36 (2.7 V to 3.6 V)
s ±24 mA output drive (VCC = 3.0 V)
s ESD protection:
x HBM EIA/JESD22-A114E exceeds 2000 V
x MM EIA/JESD22-A115-A exceeds 200 V
s CMOS low power consumption
s Latch-up performance exceeds 250 mA
s Direct interface with TTL levels
s Inputs accept voltages up to 5 V
s Multiple package options
s Speciï¬ed from â40 °C to +85 °C and â40 °C to +125 °C
|
▷ |