|
74LVC1G126GW.125 Datasheet, PDF (1/21 Pages) NXP Semiconductors – Bus buffer/line driver; 3-state | |||
|
74LVC1G126
Bus buffer/line driver; 3-state
Rev. 12 â 2 July 2012
Product data sheet
1. General description
The 74LVC1G126 provides one non-inverting buffer/line driver with 3-state output. The
3-state output is controlled by the output enable input (OE). A LOW-level at pin OE
causes the output to assume a high-impedance OFF-state.
The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of
this device in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using IOFF. The IOFF
circuitry disables the output, preventing the damaging backflow current through the device
when it is powered down.
2. Features and benefits
ï® Wide supply voltage range from 1.65 V to 5.5 V
ï® High noise immunity
ï® Complies with JEDEC standard:
ïµ JESD8-7 (1.65 V to 1.95 V)
ïµ JESD8-5 (2.3 V to 2.7 V)
ïµ JESD8B/JESD36 (2.7 V to 3.6 V)
ï® ï±24 mA output drive (VCC = 3.0 V)
ï® ESD protection:
ïµ HBM JESD22-A114F exceeds 2000 V
ïµ MM JESD22-A115-A exceeds 200 V
ï® CMOS low power consumption
ï® Inputs accept voltages up to 5 V
ï® Latch-up performance exceeds 250 mA
ï® Direct interface with TTL levels
ï® Multiple package options
ï® Specified from ï40 ï°C to +85 ï°C and ï40 ï°C to +125 ï°C
|
▷ |