English
Language : 

74AUP1G97 Datasheet, PDF (1/22 Pages) NXP Semiconductors – Low-power configurable multiple function gate
74AUP1G97
Low-power configurable multiple function gate
Rev. 6 — 10 January 2011
Product data sheet
1. General description
The 74AUP1G97 provides configurable multiple functions. The output state is determined
by eight patterns of 3-bit input. The user can choose the logic functions MUX, AND, OR,
NAND, NOR, inverter and buffer. All inputs can be connected to VCC or GND.
This device ensures a very low static and dynamic power consumption across the entire
VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using IOFF.
The IOFF circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
The 74AUP1G97 has Schmitt trigger inputs making it capable of transforming slowly
changing input signals into sharply defined, jitter-free output signals.
The inputs switch at different points for positive and negative-going signals. The difference
between the positive voltage VT+ and the negative voltage VT− is defined as the input
hysteresis voltage VH.
2. Features and benefits
„ Wide supply voltage range from 0.8 V to 3.6 V
„ High noise immunity
„ ESD protection:
‹ HBM JESD22-A114F exceeds 5000 V
‹ MM JESD22-A115-A exceeds 200 V
‹ CDM JESD22-C101E exceeds 1000 V
„ Low static power consumption; ICC = 0.9 μA (maximum)
„ Latch-up performance exceeds 100 mA per JESD 78 Class II
„ Inputs accept voltages up to 3.6 V
„ Low noise overshoot and undershoot < 10 % of VCC
„ IOFF circuitry provides partial power-down mode operation
„ Multiple package options
„ Specified from −40 °C to +85 °C and −40 °C to +125 °C