English
Language : 

SN54LS48 Datasheet, PDF (1/3 Pages) Motorola, Inc – BCD TO 7-SEGMENT DECODER
BCD TO 7-SEGMENT
DECODER
The SN54 / 74LS48 is a BCD to 7-Segment Decoder consisting of NAND
gates, input buffers and seven AND-OR-INVERT gates. Seven NAND gates
and one driver are connected in pairs to make BCD data and its complement
available to the seven decoding AND-OR-INVERT gates. The remaining
NAND gate and three input buffers provide lamp test, blanking input/ripple-
blanking input for the LS48.
The circuit accepts 4-bit binary-coded-decimal (BCD) and, depending on
the state of the auxiliary inputs, decodes this data to drive other components.
The relative positive logic output levels, as well as conditions required at the
auxiliary inputs, are shown in the truth tables.
The LS48 circuit incorporates automatic leading and / or trailing edge
zero-blanking control (RBI and RBO). Lamp Test (LT) may be activated any
time when the BI / RBO node is HIGH. Both devices contain an overriding
blanking input (BI) which can be used to control the lamp intensity by varying
the frequency and duty cycle of the BI input signal or to inhibit the outputs.
• Lamp Intensity Modulation Capability (BI/RBO)
• Internal Pull-Ups Eliminate Need for External Resistors
• Input Clamp Diodes Eliminate High-Speed Termination Effects
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC f g a b c d e
16 15 14 13 12 11 10 9
12
BC
LOGIC DIAGRAM
A
B
INPUT
C
D
BLANKING INPUT OR
RIPPLE-BLANKING
OUTPUT
3 4 56
LT BI / RBO RBI D
78
A GND
a
b
c
OUTPUT
d
e
f
RIPPLE-BLANKING
INPUT
LAMP-TEST
INPUT
g
FAST AND LS TTL DATA
5-59
SN54/74LS48
BCD TO 7-SEGMENT
DECODER
LOW POWER SCHOTTKY
16
1
J SUFFIX
CERAMIC
CASE 620-09
16
1
N SUFFIX
PLASTIC
CASE 648-08
16
1
D SUFFIX
SOIC
CASE 751B-03
ORDERING INFORMATION
SN54LSXXJ
SN74LSXXN
SN74LSXXD
Ceramic
Plastic
SOIC
LOGIC SYMBOL
71 2 63 5
A B C D LT RBI
SN54 / 74LS48
BI/
a b c d e f g RBO
13 12 11 10 9 15 14 4
VCC = PIN 16
GND = PIN 8