English
Language : 

MPC946 Datasheet, PDF (1/6 Pages) Motorola, Inc – LOW VOLTAGE 1:10 CMOS CLOCK DRIVER
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Low Voltage 1:10 CMOS
Clock Driver
MPC946
The MPC946 is a low voltage CMOS, 10 output clock buffer. The 10
outputs can be configured into a standard fanout buffer or into 1X and
1/2X combinations. The ten outputs were designed and optimized to drive
50Ω series or parallel terminated transmission lines. With output to output
skews of 350ps the MPC946 is an ideal clock distribution chip for
synchronous systems which need a tight level of skew from a large
number of outputs. For a similar product with more outputs consult the
MPC949 data sheet.
LOW VOLTAGE
1:10 CMOS CLOCK DRIVER
• Clock Distribution for Pentium™ Systems with PCI
• 2 Selectable LVCMOS/LVTTL Clock Inputs
• 350ps Output to Output Skew
• Drives up to 20 Independent Clock Lines
• Maximum Input/Output Frequency of 150MHz
• Tristatable Outputs
• 32–Lead TQFP Packaging
• 3.3V VCC Supply
With an output impedance of approximately 7Ω, in both the HIGH and
the LOW logic states, the output buffers of the MPC946 are ideal for
driving series terminated transmission lines. More specifically each of the
10 MPC946 outputs can drive two series terminated transmission lines.
With this capability, the MPC946 has an effective fanout of 1:20 in
applications using point–to–point distribution schemes.
FA SUFFIX
TQFP PACKAGE
CASE 873A–02
The MPC946 has the capability of generating 1X and 1/2X signals from
a 1X source. The design is fully static, the signals are generated and
retimed inside the chip to ensure minimal skew between the 1X and 1/2X
signals. The device features selectability to allow the user to select the
ratio of 1X outputs to 1/2X outputs.
Two independent LVCMOS/LVTTL compatible clock inputs are available. Designers can take advantage of this feature to
provide redundant clock sources or the addition of a test clock into the system design. With the TCLK_Sel input pulled HIGH the
TCLK1 input is selected.
All of the control inputs are LVCMOS/LVTTL compatible. The Dsel pins choose between 1X and 1/2X outputs. A LOW on the
Dsel pins will select the 1X output. The MR/Tristate input will reset the internal flip flops and tristate the outputs when it is forced
HIGH.
The MPC946 is fully 3.3V compatible. The 32–lead TQFP package was chosen to optimize performance, board space and
cost of the device. The 32–lead TQFP has a 7x7mm body size with a conservative 0.8mm pin spacing.
Pentium is a trademark of Intel Corporation.
10/96
© Motorola, Inc. 1996
1
REV 1