English
Language : 

74LS640 Datasheet, PDF (1/3 Pages) Motorola, Inc – OCTAL BUS TRANSCEIVERS
OCTAL BUS TRANSCEIVERS
These octal bus transceivers are designed for asynchronous two-way
communication between data buses. Control function implementation
minimizes external timing requirements. These circuits allow data transmis-
sion from the A bus to B or from the B bus to A bus depending upon the logic
level of the direction control (DIR) input. Enable input (G) can disable the
device so that the buses are effectively isolated.
DEVICE
LS640
LS641
LS642
LS645
OUTPUT
3-State
Open-Collector
Open-Collector
3-State
LOGIC
Inverting
True
Inverting
True
FUNCTION TABLE
CONTROL
INPUTS
G
DIR
LS640
LS642
OPERATION
LS641
LS645
L
L
B data to A bus
B data to A bus
L
H
A data to B bus
A data to B bus
H
X
Isolation
Isolation
H = HIGH Level, L = LOW Level, X = Irrelevant
SN54/74LS640
SN54/74LS641
SN54/74LS642
SN54/74LS645
OCTAL BUS TRANSCEIVERS
LOW POWER SCHOTTKY
20
1
20
1
20
1
J SUFFIX
CERAMIC
CASE 732-03
N SUFFIX
PLASTIC
CASE 738-03
DW SUFFIX
SOIC
CASE 751D-03
ORDERING INFORMATION
SN54LSXXXJ Ceramic
SN74LSXXXN Plastic
SN74LSXXXDW SOIC
CONNECTION DIAGRAMS DIP (TOP VIEW)
ENABLE
VCC G B1 B2 B3 B4 B5 B6 B7 B8
20 19 18 17 16 15 14 13 12 11
ENABLE
VCC G B1 B2 B3 B4 B5 B6 B7 B8
20 19 18 17 16 15 14 13 12 11
1 2 3 4 5 6 7 8 9 10
DIR A1 A2 A3 A4 A5 A6 A7 A8 GND
SN54 / 74LS640
SN54 / 74LS642
1 2 3 4 5 6 7 8 9 10
DIR A1 A2 A3 A4 A5 A6 A7 A8 GND
SN54 / 74LS641
SN54 / 74LS645
FAST AND LS TTL DATA
5-1