English
Language : 

MT9079 Datasheet, PDF (39/54 Pages) Mitel Networks Corporation – CMOS ST-BUS™ FAMILY Advanced Controller for E1
MT9079
The data link transmit and receive signals are
connected directly to port one. The DCLK signal is
connected to INT1 so the 80C52 will be interrupted
when new data link data needs to be transported.
Figure 9 illustrates a circuit that will interface the
MT9079 to the MC68302 microprocessor operating
at 20 MHz. CS0 was chosen so that no external
address decoding would be required. The MT9079
does not have a DTACK output therefore, the
MC68302 DTACK should be tied high. The data link
interface is handled by Non-multiplexed Serial
Interface port Two (NMSI2).
Figure 10 shows how to connect a 16 MHz 80C188
microprocessor to the MT9079. The 80C188 WR and
RD signals are re-timed using the CLKOUT signal to
generate a DS signal for the MT9079. The inverted
form of DT/R is used to make a R/W signal, and the
ALE is used to latch the lower order address lines for
the duration of the access cycle.
MT9079 TAIS and Reset Circuit
Figure 11 illustrates a reset and transmit AIS circuit
that can be implemented with the MC68302
microprocessor. This circuit has three purposes: 1)
to provide a power-on reset for the all the MT9079
devices; 2) to have all the MT9079 devices transmit
AIS during system initialization; and 3) to have all the
MT9079 devices transmit AIS when the MC68302
watch-dog time expires.
MC68302
25pF
EXTAL CS0
25pF
700kΩ
XTAL
+5V
10kΩ 10kΩ
+5V+5V
IRQ7
10kΩ
4.7kΩ
LDS
BERR R/W
+5V
BGACK
AVEC
BR
A0-A4
D0-D7
+5V+5V
5
8
FRZ
10kΩ
10kΩ
BCLR
DTACK
DISCPU RxD2
BUSW TxD2
RCLK2
TCLK2
74HCT04
10kΩ
MT9079
CS
IRQ
DS
R/W
AC0-AC4
D0-D7
S/P
RxDL
TxDL
DLCLK
Figure 9 - MT9079 to MC68302 (20 MHz) Microprocessor Interface Circuit
80C188
AD0-AD7
ALE
RD
WR
CLKOUT
8
74F374
8
5
5
Dn Qn
74F04
OE
CP
74F86
74F04
74F74
DQ
Q
CLR
MT9079
D0-D7
AC0-AC4
S/P
DS
DT/R
LCS, MCS,
UCS, or PCS
NMI
74F04
74F04
+5V
10kΩ
R/W
CS
IRQ
Figure 10 - MT9079 to 80C188 (16 MHz) Microprocessor Interface Circuit
4-275