English
Language : 

AS4DDR232M64PBG Datasheet, PDF (1/28 Pages) Austin Semiconductor – 32Mx64 DDR2 SDRAM iNTEGRATED Plastic Encapsulated Microcircuit
iPEM
2.1 Gb SDRAM-DDR2
AS4DDR232M64PBG
32Mx64 DDR2 SDRAM
iNTEGRATED Plastic Encapsulated Microcircuit
FEATURES
DDR2 Data rate = 667, 533, 400
Available in Industrial, Enhanced and Military Temp
Package:
• 255 Plastic Ball Grid Array (PBGA), 25 x 32mm
• 1.27mm pitch
Differential data strobe (DQS, DQS#) per byte
Internal, pipelined, double data rate architecture
4-bit prefetch architecture
DLL for alignment of DQ and DQS transitions with
clock signal
Four internal banks for concurrent operation
(Per DDR2 SDRAM Die)
Programmable Burst lengths: 4 or 8
Auto Refresh and Self Refresh Modes
On Die Termination (ODT)
Adjustable data – output drive strength
1.8V ±0.1V power supply and I/O (VCC/VCCQ)
Programmable CAS latency: 3, 4, 5, or 6
Posted CAS additive latency: 0, 1, 2, 3 or 4
Write latency = Read latency - 1* tCK
Organized as 32M x 64
Weight: AS4DDR232M64PBG ~ 3.5 grams typical
NOTE: Self Refresh Mode available on Industrial and Enhanced temp. only
BENEFITS
SPACE conscious PBGA defined for easy
SMT manufacturability (50 mil ball pitch)
Reduced part count
47% I/O reduction vs Individual CSP approach
Reduced trace lengths for lower parasitic
capacitance
Suitable for hi-reliability applications
Upgradable to 64M x 64 density
(consult factory for info on
AS4DDR264M64PBG)
ConfigurationAddressing
Parameter
Configuration
RefreshCount
RowAddress
BankAddress
ColumnAddress
32Megx72
8Megx16x4Banks
8K
8K(A0ͲA12)
4(BA0ͲBA1)
1K(A0ͲA9)
FUNCTIONAL BLOCK DIAGRAM
Ax, BA0-2
ODT
VRef
VCC
VCCQ
VSS
VSSQ
VCCL
VSSDL
VCCL
VSSDL
VCCL
VSSDL
VCCL
VSSDL
CS0\
CS1\
CS2\
2
A
2
B
2
C
2
D
2
2
2
2
2
2
2
2
CS3\
3
3
3
3
3
3
3
3
UDMx, LDMx
UDSQx,UDSQx\
LDSQx, LDSQx\
RASx\,CASx\,WEx\
CKx,CKx\,CKEx
A
DQ0-15 B
DQ16-31 C
DQ32-47
AS4DDR232M64PBG
Rev. 1.4 01/10
Micross Components reserves the right to change products or specifications without notice.
1