English
Language : 

24AA08H Datasheet, PDF (3/28 Pages) Microchip Technology – 8K I2C™ Serial EEPROM with Half-Array Write-Protect
24AA08H/24LC08BH
TABLE 1-2: AC CHARACTERISTICS
AC CHARACTERISTICS
Industrial (I):
TA = -40°C to +85°C, VCC = +1.7V to +5.5V
Automotive (E): TA = -40°C to +125°C, VCC = +2.5V to +5.5V
Param.
No.
Symbol
Characteristic
Min.
Max. Units
Conditions
1
FCLK
Clock Frequency
—
400 kHz 2.5V ≤ VCC ≤ 5.5V
—
100
1.7V ≤ VCC < 2.5V (24AA08H)
2
THIGH Clock High Time
600
—
ns 2.5V ≤ VCC ≤ 5.5V
4000
—
1.7V ≤ VCC < 2.5V (24AA08H)
3
TLOW Clock Low Time
1300
—
ns 2.5V ≤ VCC ≤ 5.5V
4700
—
1.7V ≤ VCC < 2.5V (24AA08H)
4
TR
SDA and SCL Rise Time
(Note 1)
—
300
ns 2.5V ≤ VCC ≤ 5.5V
—
1000
1.7V ≤ VCC < 2.5V (24AA08H)
5
TF
SDA and SCL Fall Time
—
300
ns (Note 1)
6
THD:STA Start Condition Hold Time
600
—
ns 2.5V ≤ VCC ≤ 5.5V
4000
—
1.7V ≤ VCC < 2.5V (24AA08H)
7
TSU:STA Start Condition Setup Time
600
—
ns 2.5V ≤ VCC ≤ 5.5V
4700
—
1.7V ≤ VCC < 2.5V (24AA08H)
8
THD:DAT Data Input Hold Time
0
—
ns (Note 2)
9
TSU:DAT Data Input Setup Time
100
—
ns 2.5V ≤ VCC ≤ 5.5V
250
—
1.7V ≤ VCC < 2.5V (24AA08H)
10
TSU:STO Stop Condition Setup Time
600
—
ns 2.5V ≤ VCC ≤ 5.5V
4000
—
1.7V ≤ VCC < 2.5V (24AA08H)
11
TSU:WP WP Setup Time
600
—
ns 2.5V ≤ VCC ≤ 5.5V
4000
—
1.7V ≤ VCC < 2.5V (24AA08H)
12
THD:WP WP Hold Time
1300
—
ns 2.5V ≤ VCC ≤ 5.5V
4700
—
1.7V ≤ VCC < 2.5V (24AA08H)
13
TAA
Output Valid from Clock
(Note 2)
—
900
ns 2.5V ≤ VCC ≤ 5.5V
—
3500
1.7V ≤ VCC < 2.5V (24AA08H)
14
TBUF
Bus free time: Time the bus
1300
—
ns 2.5V ≤ VCC ≤ 5.5V
must be free before a new
4700
—
1.7V ≤ VCC < 2.5V (24AA08H)
transmission can start
15
TOF
Output Fall Time from VIH
Minimum to VIL Maximum
—
250
ns 2.5V ≤ VCC ≤ 5.5V
—
250
1.7V ≤ VCC < 2.5V (24AA08H)
16
TSP
Input Filter Spike Suppression —
(SDA and SCL pins)
50
ns (Notes 1 and 3)
17
TWC
Write Cycle Time (byte or
page)
—
5
ms —
18
—
Endurance
1M
— cycles 25°C, (Note 4)
Note 1: Not 100% tested. CB = total capacitance of one bus line in pF.
2: As a transmitter the device must provide an internal minimum delay time to bridge the undefined region
(minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions.
3: The combined TSP and VHYS specifications are due to new Schmitt Trigger inputs which provide improved
noise spike suppression. This eliminates the need for a TI specification for standard operation.
4: This parameter is not tested but ensured by characterization. For endurance estimates in a specific
application, please consult the Total Endurance™ Model which can be obtained on Microchip’s web site at
www.microchip.com.
© 2008 Microchip Technology Inc.
DS22084A-page 3