English
Language : 

SY10E452 Datasheet, PDF (1/4 Pages) Micrel Semiconductor – 5-BIT DIFFERENTIAL REGISTER
5-BIT DIFFERENTIAL
REGISTER
SY10E452
SY100E452
FEATURES
s Differential D, CLK and Q
s Extended 100E VEE range of –4.2V to –5.5V
s VBB output for single-ended use
s 1100MHz min. toggle frequency
s Asynchronous Master Reset
s Fully compatible with Motorola MC10E/100E452
s Available in 28-pin PLCC package
BLOCK DIAGRAM
D0
D0
D
Q0
Q
Q0
R
D1
D1
D
Q1
Q
Q1
R
D2
D2
D
Q2
Q
Q2
R
D3
D3
D
Q3
Q
Q3
R
D4
D4
CLK
CLK
MR
VBB
D
Q4
Q
Q4
R
DESCRIPTION
The SY10/100E452 are 5-bit differential registers with
differential data (inputs and outputs) and clock. The
registers are triggered by a positive transition of the
positive clock (CLK) input. A high on the Master Reset
(MR) asynchronously resets all registers so that the Q
outputs go LOW.
The differential input structures are clamped so that
the inputs of unused registers can be left open without
upsetting the bias network of the devices. The clamping
action will assert the /D and the /CLK sides of the inputs.
Because of the edge-triggered flip-flop nature of the
devices, simultaneously opening both the clock and data
inputs will result in an output which reaches an
unidentified but valid state.
The fully differential design of the devices makes them
ideal for very high frequency applications where a
registered data path is necessary.
PIN CONFIGURATION
MR
CLK
CLK
VEE
VBB
D2
D2
25 24 23 22 21 20 19
26
18
27
17
28
TOP VIEW
16
1
PLCC
15
2
J28-1
14
3
13
4
12
5 6 7 8 9 10 11
Q3
Q3
VCC
Q2
Q2
Q1
Q1
PIN NAMES
Pin
D [0:4], /D [0:4]
MR
CLK, /CLK
VBB
Q [0:4], Q [0:4]
VCCO
Function
Differential Data Inputs
Master Reset Input
Differential Clock Input
VBB Reference Output
Differential Data Outputs
VCC to Output
Rev.: D Amendment: /0
1
Issue Date: May, 1999