English
Language : 

SY100S324_06 Datasheet, PDF (1/6 Pages) Micrel Semiconductor – LOW POWER HEX TTL-to-ECL TRANSLATOR
Micrel, Inc.
LOW POWER HEX
TTL-to-ECL
TRANSLATOR
SY100S324
SY100S324
FEATURES
DESCRIPTION
■ Max. propagation delay of 1.4ns
■ IEE min. of –70mA
■ Industry standard 100K ECL levels
■ Extended supply voltage option:
VEE = –4.2V to –5.5V
■ Differential outputs
■ Voltage and temperature compensation for improved
noise immunity
■ Internal 75KΩ input pull-down resistors
■ Twice as fast as Fairchild’s 324
■ Function and pinout compatible with Fairchild F100K
■ Available in 24-pin CERPACK and 28-pin PLCC
packages
The SY100S324 is a hex translator designed to convert
TTL logic levels to 100K ECL levels. The inputs are TTL
compatible with differential outputs that can either be
used as an inverting/non-inverting translator or as
differential line drivers. A common Enable (E), when LOW,
holds all inverting outputs HIGH and holds all non-
inverting outputs LOW.
When used in the differential mode, due to its high
common mode rejection, it overcomes voltage gradients
between the TTL and ECL ground systems. The VEE and
VTTL power may be applied in either order.
BLOCK DIAGRAM
E
Q0
D0
Q0
Q1
D1
Q1
Q2
D2
Q2
Q3
D3
Q3
Q4
D4
Q4
Q5
D5
Q5
PIN NAMES
Pin
D0–D5
E
Q0–Q5
Q0–Q5
VEES
VTTL
VCCA
Function
Data Inputs
Enable Inputs
Data Outputs
Complementary Data Outputs
VEE Substrate
TTL VCC Power Supply
VCCO for ECL Outputs
M9999-061306
hbwhelp@micrel.com or (408) 955-1690
1
Rev.: H
Amendment: /0
Issue Date: June 2006