English
Language : 

KK74ACT174 Datasheet, PDF (1/6 Pages) KODENSHI KOREA CORP. – Hex D Flip-Flop with Common Clock and Reset High-Speed Silicon-Gate CMOS
TECHNICAL DATA
Hex D Flip-Flop with
Common Clock and Reset
High-Speed Silicon-Gate CMOS
KK74ACT174
The KK74ACT174 is identical in pinout to the LS/ALS174,
HC/HCT174. The KK74ACT174 may be used as a level converter for
interfacing TTL or NMOS outputs to High Speed CMOS inputs.
This device consists of six D flip-flops with common Clock and Reset
inputs. Each flip-flop is loaded with a low-to-high transition of the Clock
input. Reset is asynchronous and active-low.
• TTL/NMOS Compatible Input Levels
• Outputs Directly Interface to CMOS, NMOS, and TTL
• Operating Voltage Range: 4.5 to 5.5 V
• Low Input Current: 1.0 µA; 0.1 µA @ 25°C
• Outputs Source/Sink 24 mA
ORDERING INFORMATION
KK74ACT174N Plastic
KK74ACT174D SOIC
TA = -40° to 85° C for all packages
LOGIC DIAGRAM
PIN ASSIGNMENT
PIN 16=VCC
PIN 8 = GND
FUNCTION TABLE
Inputs
Output
Reset Clock D
Q
L
X
X
L
H
H
H
H
L
L
H
L
X no change
H
X no change
X = Don’t care
1