English
Language : 

IP2003PBF Datasheet, PDF (1/9 Pages) International Rectifier – Synchronous Buck Multiphase Optimized LGA Power Block Intergrated Power Semiconductors, Drivers&Passives
NOT RECOMMENDED FOR NEW DESIGN
PD- 97071
REPLACE WITH iP2003APBF
iP2003PbF
Synchronous Buck
Multiphase Optimized LGA Power Block
Features:
Integrated Power Semiconductors, Drivers & Passives
• Full function multiphase building block
• Output current 40A continuous with no derating up to
TPCB = 100°C and TCASE = 100°C
• Operating frequency up to 1.0 MHz
• Efficient dual sided cooling
• Small footprint low profile (11mm x 11mm x 2.2mm) package
• Optimized for very low power losses
• LGA interface
• Ease of design
• Proprietary packaging enables ultra low Rthj-case top
Description
iP2003PbF Power Block
The iP2003PbF is a fully optimized solution for high current synchronous buck multiphase applications.
Board space and design time are greatly reduced because most of the components required for each
phase of a typical discrete-based multiphase circuit are integrated into a single 11mm x 11mm x 2.2mm
power block. The only additional components required for a complete multiphase converter are a PWM IC, the
external inductors, and the input and output capacitors.
iPOWIR technology offers designers an innovative board space saving solution for applications
requiring high power densities. iPOWIR technology eases design for applications where component integration
offers benefits in performance and functionality. iPOWIR technology solutions are also optimized internally for
layout, heat transfer and component selection.
iP2003PbF Internal Block Diagram
P RDY
ENABLE
PWM
VDD
SGND
MOSFET
Driver with
dead time
cont ro l
VIN
VSW
P GND
Pin #
1
2
3
4
PACKAGE
DESCRIPTION
PARTS
INTERFACE PARTS PER
CONNECTION
BAG
PER
REEL
T&R
ORIENTATION
5, 7
iP2003PbF
LGA
10
---
Fig 12
6
iP2003TRPbF LGA
--- 1000
8
www.irf.com
2/15/06
Pin Name Pin Function
VDD Supply voltage for the internal circuitry.
When set to logic level high, internal circuitry
of the device is enabled. When set to logic
ENABLE level low, the PRDY pin is forced low, the
Control and Sychronous switches are turned
off, and the supply current is less than 10µA.
PWM TTL-level input signal to MOSFET drivers.
PRDY
Power Ready - This pin indicates the status of
ENABLE or VDD. This output will be driven
low when ENABLE is logic low or when VDD
is less than 4.4V (typ.). When ENABLE is
logic high and VDD is greater than 4.4V (typ.),
this output is driven high. This output has a
10mA source and 1mA sink capability.
PGND
VSW
VIN
Power Ground - connection to the ground of
bulk and filter capacitors.
Switching Node - connection to the output
inductor.
Input voltage for the DC-DC converter.
1