English
Language : 

TLE4471 Datasheet, PDF (19/26 Pages) Infineon Technologies AG – Triple Voltage Regulator
TLE 4471
The reset delay time tdr is defined by the reset delay capacitor CDR at pin DR and can be
calculated as follows:
tdr=
CDR
⋅
V-----D---R----,-d--t
I D R ,c h
With
CDR reset delay capacitor
tdr reset delay time required by the application
VDR, dt typical 1.8 V for power up reset
IDR, ch charge current typical 4 µA
For a delay capacitor CDR = 100 nF the typical power up reset delay time is 45 ms.
The under-voltage reset circuitry supervises the output voltage. In case VQ1 falls below
the reset threshold the reset output is set LOW after the reset reaction time trr (discharge
of the reset delay capacitor). The reset LOW signal is held down to an output voltage VQ1
of 1 V. Both, the reset reaction time and the reset delay time are defined by the capacitor
value.
The reset reaction time trr is the time it takes the voltage regulator to set its reset output
LOW after the output voltage has dropped below the reset threshold. The reset reaction
time can be calculated using the following equation:
trr=
CD
R
⋅
V-----D---R----,-d---t--–-----V----D----R---,-s--t
IDR,dis
Data Sheet Rev. 1.1
19
2001-09-06