English
Language : 

92HD99B Datasheet, PDF (79/225 Pages) Integrated Device Technology – SINGLE CHIP PC AUDIO SYSTEM
92HD99
SINGLE CHIP PC AUDIO SYSTEM, CODEC+SPEAKER AMPLIFIER+CAPLESS HP+LDO
Field Name
ChargePumpFreqBypass
ChargePumpClkRate
ChargePumpClkDiv
ChargePumpClkSel
PadGnd
InputGnd
Rsvd1
Bits
R/W
Default
Reset
12
RW
1h
POR
Capless charge pump frequency reg bypass.
11:8
RW
8h
POR
Capless charge pump clock rate:
0000b = 800.0kHz (24MHz/30)
0001b = 750.0kHz (24MHz/32)
0010b = 706.9kHz (24MHz/34)
0011b = 666.7kHz (24MHz/36)
0100b = 631.6kHz (24MHz/38)
0101b = 600.0kHz (24MHz/40)
0110b = 571.4kHz (24MHz/42)
0111b = 545.5kHz (24MHz/44)
1000b = 800.0kHz (24MHz/30)
1001b = 857.1kHz (24MHz/28)
1010b = 923.1kHz (24MHz/26)
1011b = 1.000MHz (24MHz/24)
1100b = 1.091MHz (24MHz/22)
1101b = 1.200MHz (24MHz/20)
1110b = 1.333MHz (24MHz/18)
1111b = 1.500MHz (24MHz/16)
7:5
RW
4h
POR
Capless charge pump analog clock divider:
001b = No divide
010b = Divide by 2, 50% duty cycle
100b = Divide by 4, 50% duty cycle
110b = Divide by 2, 75% duty cycle
011b = Divide by 4, 75% duty cycle
111b = Divide by 4, 87.5% duty cycle
Other values undefined
4
RW
0h
POR
Capless charge pump clock select: 0 = ring oscillator, 1 = charge pump clock
defined by AFGCaplessChargePumpClkRate[3:0] field below.
3
RW
0h
POR
Ground the output pad of the capless amplifiers.
2
RW
0h
POR
Ground the input to the capless output amplifiers.
1
R
0h
NA
Reserved
IDT CONFIDENTIAL
79
©2009 INTEGRATED DEVICE TECHNOLOGY, INC.
V1.2 1/12
92HD99