English
Language : 

IDT709199L Datasheet, PDF (7/15 Pages) Integrated Device Technology – HIGH-SPEED 128K x 9 SYNCHRONOUS PIPELINED DUAL-PORT STATIC RAM
IDT709199L
High-Speed 128K x 9 Synchronous Pipelined Dual-Port Static RAM
Industrial and Commercial Temperature Ranges
AC Electrical Characteristics Over the Operating Temperature Range
(Read and Write Cycle Timing)(3,4) (VCC = 5V ± 10%, TA = 0°C to +70°C)
709199L7
Com'l Only
709199L9
Com'l Only
709199L12
Com'l Only
Symbol
Parameter
Min. Max. Min. Max. Min. Max. Unit
tCYC1
Clock Cycle Time (Flow-Through)(2)
tCYC2
Clock Cycle Time (Pipelined)(2)
tCH1
Clock High Time (Flow-Through)(2)
tCL1
Clock Low Time (Flow-Through)(2)
tCH2
Clock High Time (Pipelined)(2)
tCL2
Clock Low Time (Pipelined)(2)
22
____
25
____
30
____
ns
12
____
15
____
20
____
ns
7.5
____
12
____
12
____
ns
7.5
____
12
____
12
____
ns
5
____
6
____
8
____
ns
5
____
6
____
8
____
ns
tR
Clock Rise Time
____
3
____
3
____
3
ns
tF
Clock Fall Time
____
3
____
3
____
3
ns
tSA
Address Setup Time
4
____
4
____
4
____
ns
tHA
Address Hold Time
0
____
1
____
1
____
ns
tSC
Chip Enable Setup Time
4
____
4
____
4
____
ns
tHC
Chip Enable Hold Time
tSW
R/W Setup Time
0
____
1
____
1
____
ns
4
____
4
____
4
____
ns
tHW
R/W Hold Time
0
____
1
____
1
____
ns
tSD
Input Data Setup Time
4
____
4
____
4
____
ns
tHD
Input Data Hold Time
0
____
1
____
1
____
ns
tSAD
ADS Setup Time
4
____
4
____
4
____
ns
tHAD
ADS Hold Time
0
____
1
____
1
____
ns
tSCN
CNTEN Setup Time
4
____
4
____
4
____
ns
tHCN
CNTEN Hold Time
0
____
1
____
1
____
ns
tSRST
CNTRST Setup Time
4
____
4
____
4
____
ns
tHRST
CNTRST Hold Time
0
____
1
____
1
____
ns
tOE
Output Enable to Data Valid
____
9
____
12
____
12
ns
tOLZ
Output Enable to Output Low-Z(1)
tOHZ
Output Enable to Output High-Z(1)
tCD1
Clock to Data Valid (Flow-Through)(2)
tCD2
Clock to Data Valid (Pipelined)(2)
2
____
2
____
2
____
ns
1
7
1
7
1
7
ns
____
18
____
20
____
25
ns
____
7.5
____
9
____
12
ns
tDC
Data Output Hold After Clock High
tCKHZ
Clock High to Output High-Z(1)
tCKLZ
Clock High to Output Low-Z(1)
2
____
2
____
2
____
ns
2
9
2
9
2
9
ns
2
____
2
____
2
____
ns
Port-to-Port Delay
tCWDD
Write Port Clock High to Read Data Delay
____
28
____
35
____
40
ns
tCCS
Clock-to-Clock Setup Time
____
10
____
15
____
15
ns
NOTES:
4847 tbl 11
1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). This parameter is guaranteed by device characteriza-
tion, but is not production tested.
2. The Pipelined output parameters (tCYC2, tCD2) to either the Left or Right ports when FT/PIPE = VIH. Flow-Through parameters (tCYC1, tCD1) apply when FT/PIPE = VIL for
that port.
3. All input signals are synchronous with respect to the clock except for the asynchronous Output Enable (OE), FT/PIPER and FT/PIPEL.
4. Industrial temperature: for specific speeds, packages and powers contact your sales office.
6.742