English
Language : 

82P33813_17 Datasheet, PDF (7/13 Pages) Integrated Device Technology – Synchronization Management Unit for IEEE 1588 and synchronous Ethernet
82P33813 Short Form Datasheet
Table 1: Pin Description (Continued)
Pin No.
50
51
Name
I/O
Type
Description
SCLK/I2C_SCL
I
pull-down
CMOS
SCLK: Shift Clock
In Serial mode, a shift clock is input on this pin.
Data on SDI is sampled by the device on the rising edge of SCLK. Data on SDO is updated
on the active edge of SCLK. The active edge is determined by the CLKE.
I2C_SCL: Serial Clock Line
In I2C mode, the serial clock is input on this pin.
SDO: Serial Data Output
In Serial mode, this pin is used as the serial data output. Data on this pin is serially clocked
out of the device on the active edge of SCLK.
SDO/I2C_SDA/
UART_TX
I/O
pull-up
CMOS/
Open Drain
I2C_SDA: Serial Data Input/Output
In I2C mode, this pin is used as the input/output for the serial data.
14
15
16
17
18
2, 3, 4, 5, 10 11, 12
20, 24, 69, 72
27, 29, 64, 66
40, 62
42, 53
19,23
73 (e_PAD)
1, 54, 56, 65, 67, 68, 70,
71
TMS
TRSTB
TCK
TDI
TDO
VDDA
VDDAO
VDDDO
VDDD
VDDD_1_8
VSSAO
VSS
IC
I
pull-up
I
pull-up
I
pull-down
I
pull-up
O
tri-state
Power
Power
Power
Power
Power
Ground
Ground
-
UART_TX:
In UART mode, this pin is used as the transmit data (UART Transmit)
JTAG (per IEEE 1149.1)
CMOS
CMOS
CMOS
CMOS
CMOS
TMS: JTAG Test Mode Select
The signal on this pin controls the JTAG test performance and is sampled on the rising edge
of TCK.
TRSTB: JTAG Test Reset (Active Low)
A low signal on this pin resets the JTAG test port.
This pin should be connected to ground when JTAG is not used.
TCK: JTAG Test Clock
The clock for the JTAG test is input on this pin. TDI and TMS are sampled on the rising edge
of TCK and TDO is updated on the falling edge of TCK.
If TCK is idle at a low level, all stored-state devices contained in the test logic will indefinitely
retain their state.
TDI: JTAG Test Data Input
The test data are input on this pin. They are clocked into the device on the rising edge of
TCK.
TDO: JTAG Test Data Output
The test data are output on this pin. They are clocked out of the device on the falling edge of
TCK.
TDO pin outputs a high impedance signal except during the process of data scanning.
Power & Ground
-
VDDA: Analog Core Power - +3.3V DC nominal
VDDAO: Analog Output Power - +3.3V DC nominal
VDDDO: Digital Output Power - +3.3V DC nominal
VDDD: Digital Core Power - +3.3V DC nominal
VDDD_1_8: Digital Core Power - +1.8V DC nominal
VSSAO: Ground
-
VSS: Ground
Other
-
IC: Internal Connection
Internal Use. These pins must be left open for normal operation.
©2017 Integrated Device Technology, Inc.
7
December 16, 2016