English
Language : 

92HD99B Datasheet, PDF (61/225 Pages) Integrated Device Technology – SINGLE CHIP PC AUDIO SYSTEM
92HD99
SINGLE CHIP PC AUDIO SYSTEM, CODEC+SPEAKER AMPLIFIER+CAPLESS HP+LDO
Field Name
Rsvd
Data4
Data3
Data2
Data1
Data0
Bits
R/W
Default
Reset
31:5
R
00000000h
N/A (Hard-coded)
Reserved.
4
RW
0h
POR - DAFG - ULR
Data for GPIO4. If this GPIO bit is configured as Sticky (edge-sensitive) input,
it can be cleared by writing "0". For details of read back value, refer to HD Audio
spec. section 7.3.3.22
3
RW
0h
POR - DAFG - ULR
Data for GPIO3. If this GPIO bit is configured as Sticky (edge-sensitive) input,
it can be cleared by writing "0". For details of read back value, refer to HD Audio
spec. section 7.3.3.22
2
RW
0h
POR - DAFG - ULR
Data for GPIO2. If this GPIO bit is configured as Sticky (edge-sensitive) input,
it can be cleared by writing "0". For details of read back value, refer to HD Audio
spec. section 7.3.3.22
1
RW
0h
POR - DAFG - ULR
Data for GPIO1. If this GPIO bit is configured as Sticky (edge-sensitive) input,
it can be cleared by writing "0". For details of read back value, refer to HD Audio
spec. section 7.3.3.22
0
RW
0h
POR - DAFG - ULR
Data for GPIO0. If this GPIO bit is configured as Sticky (edge-sensitive) input,
it can be cleared by writing "0". For details of read back value, refer to HD Audio
spec. section 7.3.3.22
7.4.12. AFG (NID = 01h): GPIOEn
Reg Byte 4 (Bits 31:24) Byte 3 (Bits 23:16) Byte 2 (Bits 15:8)
Set
Get
F1600h
Byte 1 (Bits 7:0)
716h
Field Name
Rsvd
Bits
R/W
31:5
R
Reserved.
Default
00000000h
Reset
N/A (Hard-coded)
IDT CONFIDENTIAL
61
©2009 INTEGRATED DEVICE TECHNOLOGY, INC.
V1.2 1/12
92HD99