English
Language : 

IDT74ALVC08 Datasheet, PDF (1/5 Pages) Integrated Device Technology – 3.3V CMOS QUADRUPLE 2-INPUT POSITIVE-AND GATE
IDT74ALVC08
3.3V CMOS QUADRUPLE 2-INPUT POSITIVE-AND GATE
INDUSTRIAL TEMPERATURE RANGE
3.3V CMOS QUADRUPLE
2-INPUT POSITIVE-AND GATE
IDT74ALVC08
FEATURES:
• 0.5 MICRON CMOS Technology
• ESD > 2000V per MIL-STD-883, Method 3015; > 200V using
machine model (C = 200pF, R = 0)
• VCC = 3.3V ± 0.3V, Normal Range
• VCC = 2.7V to 3.6V, Extended Range
• VCC = 2.5V ± 0.2V
• CMOS power levels (0.4µ W typ. static)
• Rail-to-Rail output swing for increased noise margin
• Available in SOIC, SSOP, and TSSOP packages
DESCRIPTION:
This quadruple 2-input positive-AND gate is built using advanced dual
metal CMOS technology. The ALVC08 performs the Boolean function Y =
A • B or Y = A + B in positive logic.
The ALVC08 has been designed with a ±24mA output driver. This driver
is capable of driving a moderate to heavy load while maintaining speed
performance.
DRIVE FEATURES:
• High Output Drivers: ±24mA
• Suitable for Heavy Loads
FUNCTIONAL BLOCK DIAGRAM
APPLICATIONS:
• 3.3V high speed systems
• 3.3V and lower voltage computing systems
PIN CONFIGURATION
1A
1
14
VCC
A
1B
2
13
4B
Y
B
1Y
3
12
4A
2A
4
11
4Y
2B
5
10
3B
2Y
6
9
3A
GND 7
8
3Y
SOIC/ SSOP/ TSSOP
TOP VIEW
PIN DESCRIPTION
Pin Names
Description
xA, xB
xY
Data Inputs
Data Outputs
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
©2000 Integrated Device Technology, Inc.
FUNCTION TABLE (EACH GATE)(1)
Inputs
xA
xB
H
H
L
X
X
L
Output
xY
H
L
L
NOTE:
1. H = HIGH Voltage Level
L = LOW Voltage Level
X = Don't Care
SEPTEMBER 2000
1
DSC-4633/1