English
Language : 

IDT7037L_15 Datasheet, PDF (1/17 Pages) Integrated Device Technology – HIGH-SPEED 32K x 18 DUAL-PORT STATIC RAM
HIGH-SPEED
32K x 18 DUAL-PORT
STATIC RAM
IDT7037L
Features
◆ True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
◆ High-speed access
– Commercial: 15/20ns (max.)
◆ Low-power operation
– IDT7037L
Active: 1W (typ.)
Standby: 1mW (typ.)
◆ Dual chip enables allow for depth expansion without
external logic
◆ IDT7037 easily expands data bus width to 36 bits or
more using the Master/Slave select when cascading more
than one device
◆ M/S = VIH for BUSY output flag on Master,
M/S = VIL for BUSY input on Slave
◆ Interrupt Flag
◆ On-chip port arbitration logic
◆ Full on-chip hardware support of semaphore signaling
between ports
◆ Fully asynchronous operation from either port
◆ Separate upper-byte and lower-byte controls for multi-
plexed bus and bus matching compatibility
◆ TTL-compatible, single 5V (±10%) power supply
◆ Available in a 100-pin TQFP
◆ Industrial temperature range (–40°C to +85°C) is available
for selected speeds
◆ Green parts available. See ordering information
Functional Block Diagram
R/WL
UBL
CE0L
CE1L
OEL
LBL
R/WR
UBR
CE0R
CE1R
OER
LBR
I/O 9-17L
I/O 0-8L
BUSYL(1,2)
I/O
Control
I/O
Control
A14L
A0L
Address
Decoder
15
32Kx18
MEMORY
ARRAY
7037
15
CE0L
CE1L
OEL
R/WL
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
SEML
INT
(2)
L
NOTES:
M/S(1)
1. BUSY is an input as a Slave (M/S = VIL) and an output when it is a Master (M/S = VIH).
2. BUSY and INT are non-tri-state totem-pole outputs (push-pull).
1
©2015 Integrated Device Technology, Inc.
Address
Decoder
CE0R
CE1R
OER
R/WR
I/O9-17R
I/O0-8R
BUSYR(1,2)
A14R
A0R
SEMR
INTR (2)
4838 drw 01
JUNE 2015
DSC-4838/4