English
Language : 

9FGL06 Datasheet, PDF (1/19 Pages) Integrated Device Technology – control input polarity
6-output 3.3V PCIe Gen 1-2-3 Clock Generator
9FGL06
Description
The 9FGL0641/51/P1 are members of IDT's 3.3V Low-Power
(LP) PCIe family. The devices have 6 output enables for clock
management and support 2 different spread spectrum levels
in addition to spread off. The 9FGL0641/51/P1 supports both
Common Clock (CC) with or without spread spectrum and
Separate Reference no-Spread (SRnS) PCIe clocking
architectures. The 9FGL06P1 can be programmed with a
user-defined power up default SMBus configuration.
Recommended Application
3.3V PCIe Gen1-2-3 Clock Generator
Output Features
• 6 – 100 MHz Low-Power HCSL (LP-HCSL) DIF pairs
• 9FGL0641 default ZOUT = 100
• 9FGL0651 default ZOUT = 85
• 9FGL06P1 factory programmable defaults
• 1 - 3.3V LVCMOS REF output w/Wake-On-LAN (WOL)
support
Key Specifications
• DIF cycle-to-cycle jitter <50ps
• DIF output-to-output skew <50ps
• DIF phase jitter is PCIe Gen1-2-3 compliant with SSC on or
off
• DIF 12k-20M phase jitter is <2ps rms when SSC is off
• REF phase jitter is <300fs rms, SSC off, and <1.5ps rms,
SSC is On
• ±100ppm frequency accuracy on all clocks
Block Diagram
DATASHEET
Features/Benefits
• Direct connection to 100 (xx41) or 85 (xx51)
transmission lines; saves 24 resistors compared to
standard PCIe devices
• 120mW typical power consumption; eliminates thermal
concerns
• SMBus-selectable features allows optimization to customer
requirements:
• control input polarity
• control input pull up/downs
• slew rate for each output
• differential output amplitude
• 33, 85 or 100Ω output impedance for each output
• spread spectrum amount
• 41 and 51 devices contain default configuration; SMBus
interface not required for device operation
• P1 device allows factory programming of customer-defined
SMBus power up default; allows exact optimization to
customer requirements
• Outputs can optionally be supplied from any voltage
between 1.05 and 3.3V; maximum power savings
• OE# pins; support DIF power management
• 8MHz - 40MHz input frequency (25MHz default); flexibility
• Pin/SMBus selectable 0%, -0.25% or -0.5% spread on DIF
outputs %; minimize EMI and phase jitter for each
application
• DIF outputs blocked until PLL is locked; clean system
start-up
• Two selectable SMBus addresses; multiple devices can
easily share an SMBus segment
• Space saving 40-pin 5x5mm VFQFPN; minimal board
space
X1_25
X2
vOE(5:0)#
OSC
REF3.3
6
DIF5
SS Capable PLL
DIF4
DIF3
vSADR
vSS_EN_tri
^CKPWRGD_PD#
SDATA_3.3
SCLK_3.3
CONTROL
LOGIC
DIF2
DIF1
DIF0
Note: Resistors default to internal on 41/51 devices. P1 devices have programmable default impedances on an output-by-output basis.
9FGL06 REVISION B 07/17/15
1
©2015 Integrated Device Technology, Inc.