English
Language : 

75P42100_0509 Datasheet, PDF (1/3 Pages) Integrated Device Technology – NETWORK SEARCH ENGINE 32K x 72 Entries
NETWORK SEARCH ENGINE
32K x 72 Entries
Datasheet
Brief
75P42100
To request the full IDT75P42100 datasheet, please contact your local
IDT Sales Representative or call 1-800-345-7015
Device Description
IDT provides proven, industry-leading network search engines
(NSEs) and a comprehensive suite of software that enable and accelerate
the intelligent processing of network services in communications equip-
ment. As a part of the complete IDT classification subsystem that includes
content inspection engines, the IDT family of NSEs delivers high-
performance, feature-rich, easy-to-use, integrated search accelerators.
The IDT 75P42100 NSE is a high performance pipelined low-power,
synchronous full-ternary 32K x 72 entry device. Each entry location in
the NSE has both a Data entry and an associated Mask entry. The NSE
devices integrate content addressable memory (CAM) technology with
high-performance logic. The device can perform Lookup and Learn NSE
operations plus Read, Write, Burst Write, and Dual Write maintenance
operations.
The IDT 75P42100 NSE device has a bi-directional bus that is a
multiplexed address and data bus that can support 100 million sustained
searches per second. This device provides array segments which can
be configured to enable multiple width lookups from 36 to 576 bits wide.
The IDT 75P42100 requires a 1.8-volt VDD supply, a user selectable 1.8
or 2.5-volt VDDQ supply, and a 2.5-volt VBIAS supply. This NSE device
provides the user with flexibility and control in determining the device
power. Only the array segments that will be used for a specific NSE
operation are powered up while the unused segments are not.
The IDT 75P42100 NSE utilizes the latest high-performance 1.8V
CMOS processing technology and is packaged in a JEDEC Standard,
thermally enhanced, low profile Ball Grid Array. The options include a
304 BGA, satisfying smaller footprint requirements and a 372 BGA
package that is compatible with the IDT 64K x 72 Entry (75P52100) and
128K x 72 Entry (75K62100) NSE devices.
Block Diagram
LAST NSE
LAST SRAM
CLOCK
÷2
PHASE
BURST
Counter
RESET
CCLK
REQSTB
Command
Bus
NSE
REQUEST
BUS
Request
Data
Bus
R/W
Instruction
D
E
C
Address
O
D
E
Configuration Registers
and
Ram Control Circuits
P
R
S
I
I
O
Z
R
E
I
ARRAY
T
L
Y
O
G
E
I
N
C
C
O
D
E
R
Bypass
DATA
Comparand Registers
Global Mask Registers
Result Register
5346 drw 01
SRAM CONTROL
ASIC FEEDBACK
Index
Bus
NSE
RESPONSE
BUS
MMOUT
MATCHOUT
System Configurations
The IDT NSEs are designed to fulfill the needs of various types of
networking systems. In solutions requiring data searching such as
routers, a system configuration as shown in Figure 1.0 may be realized.
Maximum flexibility is provided by allowing one board design to be
populated today using either the IDT 75P42100 or 75P52100 NSEs and
later upgraded to use IDT’s 75K62100 NSE. Applications note AN-279
discusses how to accommodate one board design for any of these NSEs.
In this compatible configuration, the NSE interfaces directly to an
ASIC/ FPGA for lookups and routes an Index to an associated SRAM
device, which supplies the next hop address via an SRAM Data Bus to
the ASIC. The NSE provides the required control signals to directly
hookup to ZBT™ or Synchronous Pipeline Burst SRAM. Lookup results
can also be fed directly back to the ASIC/ FPGA without the use of external
SRAM. Control of the associated handshake signals is provided by all
NSEs to adapt to either configuration.
Figure 1.0 ASIC / Compatible NSE / SRAM configuration
ASIC
or
FPGA
IDT 75P42100
or
75P52100
or
75K62100
Network Search
Engine
Optional
ZBT
or
Sync SRAM
5346 drw02
1
 2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JUNE 2003
DSC-5346/02